## MAX22700D-MAX22702D MAX22700E-MAX22702E # **Ultra-High CMTI Isolated Gate Drivers** ## **General Description** The MAX22700-MAX22702 are a family of single-channel isolated gate drivers with ultra-high common-mode transient immunity (CMTI) of 300kV/µs (typ). The devices are designed to drive silicon-carbide (SiC) or gallium-nitride (GaN) transistors in various inverter or motor control applications with different output gate-drive circuitry and B-side supply voltages. The devices feature variants with output options for gate driver common pin GNDB (MAX22700), Miller Clamp (MAX22701), and adjustable undervoltagelockout UVLO (MAX22702). In addition, variants are offered as differential (D versions) or single-ended (E versions) inputs. All devices have integrated digital galvanic isolation using Maxim's proprietary process technology. The MAX22700-MAX22702 feature isolation for a withstand voltage rating of 3kV<sub>RMS</sub>(narrow SOIC package) or 5kV<sub>RMS</sub> (wide SOIC package) for 60 seconds. All devices support a minimum pulse width of 20ns with a maximum pulse width distortion of 2ns. The part-to-part propagation delay is matched within 2ns (max) at +25°C ambient temperature, and 5ns (max) over the -40°C to +125°C operating temperature range. This feature reduces the power transistor's dead time, thus improving overall efficiency. The MAX22700 and the MAX22702 have a maximum $R_{DSON}$ of $1.25\Omega$ for the low-side driver, and the MAX22701 has an $R_{DSON}$ of $2.5\Omega$ for the low-side driver. All devices have a maximum $R_{DSON}$ of $4.5\Omega$ for the high-side driver. See the $\underline{\textit{Ordering Information}}$ for suffixes associated with each option. The MAX22700–MAX22702 are available either in an 8-pin wide-body SOIC package with 8mm creepage and clearance, or in a smaller 8-pin narrow-body SOIC package with 4mm of creepage and clearance. The narrow SOIC package material has a minimum comparative tracking index (CTI) of 600V, which gives it a group I rating in creepage tables, while the wide SOIC package material has a minimum CTI of 400V, which gives it a group II rating in creepage tables. All devices are rated for operation at ambient temperatures of -40°C to +125°C. ## **Applications** - Isolated Gate Driver for Inverters - Motor Drives - UPS and PV Inverters ### **Benefits and Features** - Matching Propagation Delay - · 20ns Minimum Pulse Width - · 35ns Propagation Delay at Room Temperature - 2ns Part-to-Part Propagation Delay Matching at Room Temperature - 5ns Part-to-Part Propagation Delay Matching over -40°C to +125°C Temperature Range - High CMTI (300kV/µs, typ) - Robust Galvanic Isolation - Withstands 3kV<sub>RMS</sub> (Narrow SOIC) or 5kV<sub>RMS</sub> (Wide SOIC) for 60s (V<sub>ISO</sub>) - Continuously Withstands 600V<sub>RMS</sub> (Narrow SOIC) or 848V<sub>RMS</sub> (Wide SOIC) (V<sub>IOWM</sub>) - Withstands ±5kV Surge Between GNDA and V<sub>SSB</sub> with 1.2/50µs Waveform - Precision UVLO - Options to Support a Broad Range of Applications - 3 Output Options: GNDB, Miller Clamp, or Adjustable UVLO - 2 Input Configurations: Single-Ended with Enable (E versions) or Differential (D versions) # **Safety Regulatory Approvals (Pending)** - UL According to UL1577 - cUL According to CSA Bulletin 5A - VDE 0884-11 Basic Insulation (Wide SOIC) Ordering Information appears at end of data sheet. # **Functional Diagrams** ## MAX22701 ### MAX22700 and MAX22702 # MAX22700D-MAX22702D MAX22700E-MAX22702E # Ultra-High CMTI Isolated Gate Drivers ## **Absolute Maximum Ratings** | V <sub>DDA</sub> to GNDA | 0.3V to +6V | Continuous Power Dissipation (T <sub>A</sub> = +70 | O°C) | |--------------------------------------|-----------------------------------|----------------------------------------------------|-------------------| | V <sub>DDB</sub> to GNDB | 0.3V to +40V | Narrow SOIC (derate 9.39mW/°C abo | ve +70°C)750.89mW | | GNDB to V <sub>SSB</sub> | 0.3V to +40V | Wide SOIC (derate 8.51mW/°C above | e +70°C)681.14mW | | V <sub>DDB</sub> to V <sub>SSB</sub> | 0.3V to +40V | Operating Temperature Range | 40°C to +125°C | | INP, INN, IN, EN to GNDA | 0.3V to +6V | Maximum Junction Temperature | +150°C | | V <sub>DDB</sub> to ADJ | 0.3V to +6V | Storage Temperature Range | 60°C to +150°C | | CLAMP to V <sub>SSB</sub> | 0.3V to (V <sub>DDB</sub> + 0.3V) | Soldering Temperature (reflow) | +260°C | | OUT to V <sub>SSB</sub> | 0.3V to (V <sub>DDB</sub> + 0.3V) | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Package Information** ### **8 Narrow SOIC** | Package Code | S8MS+23 | | | | | |--------------------------------------------------------|------------|--|--|--|--| | Outline Number | 21-0041 | | | | | | Land Pattern Number | 90-0096 | | | | | | THERMAL RESISTANCE, FOUR-LAYER BOARD | | | | | | | Junction-to-Ambient (θ <sub>JA</sub> ) | 106.54°C/W | | | | | | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 44.91°C/W | | | | | ### 8 Wide SOIC | Package Code | W8MS+6 | |--------------------------------------------------------|------------------| | Outline Number | <u>21-100415</u> | | Land Pattern Number | 90-100146 | | THERMAL RESISTANCE, FOUR-LAYER BOARD | | | Junction-to-Ambient (θ <sub>JA</sub> ) | 117.45°C/W | | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 58.48°C/W | For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. ## **DC Electrical Characteristics** $(V_{DDA} - V_{GNDA} = 5V, V_{DDB} - V_{SSB} = 20V, V_{GNDA} = V_{SSB} = 0V, T_A = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ , unless otherwise noted.) (*Note 1*) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------|-----------------------------|-------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|-------| | POWER SUPPLY | • | | | | | • | | | V <sub>DDA</sub> | Relative to GNDA | 3 | | 5.5 | | | | | Relative to GNDB, MAX22700 | 13 | | 36 | | | Supply Voltage | V <sub>DDB</sub> | Relative to V <sub>SSB</sub> , MAX22701 | 13 | | 36 | V | | | | Relative to V <sub>SSB</sub> , MAX22702 | 6 | | 36 | | | | V <sub>SSB</sub> | Relative to GNDB, MAX22700 | -16 | | 0 | | | Differential Supply | V <sub>DIFF</sub> | V <sub>DDB</sub> - V <sub>SSB</sub> , MAX22700 | 13 | | 36 | V | | Undervoltage-Lockout | V <sub>UVLOAP</sub> | V <sub>DDA</sub> rising | 2.69 | 2.82 | 2.95 | ., | | Threshold | V <sub>UVLOAN</sub> | V <sub>DDA</sub> falling | 2.59 | 2.72 | 2.85 | V | | Undervoltage-Lockout<br>Threshold Hysteresis | V <sub>UVLOA</sub> _HYST | | | 100 | | mV | | | V <sub>UVLOBP</sub> | V <sub>DDB</sub> rising, relative to GNDB,<br>MAX22700 | | 13 | 13.3 | | | Undervoltage-Lockout | V <sub>UVLOBN</sub> | V <sub>DDB</sub> falling, relative to GNDB,<br>MAX22700 | 11.6 | 12 | | | | Threshold | V <sub>UVLOBP</sub> | V <sub>DDB</sub> rising, relative to V <sub>SSB</sub> , MAX22701 | | 13 | 13.3 | | | | V <sub>UVLOBN</sub> | V <sub>DDB</sub> falling, relative to V <sub>SSB</sub> , MAX22701 | 11.6 | 12 | | | | | V <sub>UVLOBP</sub> | V <sub>DDB</sub> rising, relative to ADJ, MAX22702 | | 2 | 2.05 | | | | V <sub>UVLOBN</sub> | V <sub>DDB</sub> falling, relative to ADJ, MAX22702 | 1.79 | 1.84 | | | | Undervoltage-Lockout | V <sub>UVLOB_HYST</sub> | MAX22700, MAX22701 | | 1 | | V | | Threshold Hysteresis | | MAX22702 | | 0.16 | | ] | | SUPPLY CURRENT | | | | | | • | | A-Side Quiescent | | $V_{DDA} = 5V$ , $INN/\overline{EN} = V_{DDA}$ | | 5 | 6.5 | mA | | Supply Current | I <sub>DDA</sub> | $V_{DDA} = 3.3V$ , $INN/\overline{EN} = V_{DDA}$ | | 3 | 4 | | | A-Side Active Supply | | V <sub>DDA</sub> = 5V, f <sub>PWM</sub> = 1MHz | | 5 | 6.5 | ^ | | Current | I <sub>DDA</sub> | V <sub>DDA</sub> = 3.3V, f <sub>PWM</sub> = 1MHz | | 3 | 4 | mA | | B-Side Quiescent<br>Positive Supply Current | I <sub>DDB</sub> | INN/ <del>EN</del> = V <sub>DDA</sub> | | 3.5 | 6 | mA | | B-Side Active Positive<br>Supply Current | I <sub>DDB</sub> | f <sub>PWM</sub> = 1MHz ( <u>Note 2</u> ) | | 6 | 10 | mA | | B-Side Ground Current | I <sub>GNDB</sub> | MAX22700 | -25 | | | μA | | LOGIC INTERFACE (INF | P, INN, IN, <del>EN</del> ) | | | | | | | nput High Voltage | V <sub>IH</sub> | | 0.7 x<br>V <sub>DDA</sub> | | | V | | nput Low Voltage | V <sub>IL</sub> | | | | 0.3 x<br>V <sub>DDA</sub> | V | | nput Hysteresis | V <sub>HYS</sub> | | | 0.1 x<br>V <sub>DDA</sub> | | mV | | Input Pullup Current<br>(Note 3) | I <sub>PU</sub> | INN, EN | -10 | -5 | -1.5 | μA | ## **DC Electrical Characteristics (continued)** $(V_{DDA} - V_{GNDA} = 5V, V_{DDB} - V_{SSB} = 20V, V_{GNDA} = V_{SSB} = 0V, T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C, \text{ unless otherwise noted. Typical values are at } T_{A} = +25^{\circ}C, \text{ unless otherwise noted.})$ | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|------------------------|------------------------------------------------------------------|-----------------------|------|-------|------|-------| | Input Pulldown Current (Note 3) | I <sub>PD</sub> | INP, IN | | 1.5 | 5 | 10 | μA | | Input Capacitance | C <sub>IN</sub> | f <sub>PWM</sub> = 1MHz | | | 2 | | pF | | ADJ (MAX22702 ONLY) | | | | | | | | | Input Leakage Current | I <sub>ADJ</sub> | V <sub>DDB</sub> - V <sub>ADJ</sub> = 3V | | -100 | | 100 | nA | | GATE DRIVER | • | | | | | | | | High-Side Transistor<br>On-Resistance | R <sub>DSON_H</sub> | I <sub>OUT</sub> = -100mA ( <i>Not</i> | <u>e 3</u> ) | | | 4.7 | Ω | | Low-Side Transistor On- | R <sub>DSON_L</sub> | I <sub>OUT</sub> = 100mA | MAX22700/<br>MAX22702 | | | 1.25 | Ω | | Resistance | | ( <u>Note 3</u> ) | MAX22701 | | | 2.5 | 1 | | Output-Voltage High | V <sub>OH</sub> | I <sub>OUT</sub> = -10mA ( <u>Note</u> | <u>3</u> ) | | 19.95 | | V | | Output-Voltage Low | V <sub>OL</sub> | I <sub>OUT</sub> = 10mA | MAX22700/<br>MAX22702 | | 0.01 | | V | | 3. | | ( <u>Note 3</u> ) | MAX22701 | | 0.02 | | 1 | | High-Side Transistor<br>Peak Output Current | ІОН | C <sub>L</sub> = 10nF, f <sub>PWM</sub> = 1kHz ( <u>Note 2</u> ) | | 2.35 | 4 | | А | | Low-Side Transistor | l <sub>OL</sub> | C <sub>L</sub> = 10nF, f <sub>PWM</sub> = | MAX22700/<br>MAX22702 | 3.7 | 5.7 | | A | | Peak Output Current | | 1kHz ( <u>Note 2</u> ) | MAX22701 | 1.9 | 2.85 | | 1 | | Active Pulldown Voltage | V <sub>OUTSD</sub> | I <sub>OUT</sub> = 150mA ( <u>Note</u> | <del>2</del> 3) | | | 2.2 | V | | MILLER CLAMP (MAX22 | 701 ONLY) | | | • | | | | | Miller Clamp Transistor<br>On-Resistance | R <sub>DSON_CLMP</sub> | I <sub>CLAMP</sub> = 100mA ( <u>N</u> | <u>ote 3</u> ) | | | 2.5 | Ω | | Miller Clamp Threshold | V <sub>TH_CLMP</sub> | | | 1.7 | 2 | 2.3 | V | | Miller Clamp Turn-On<br>Time | t <sub>ON</sub> | See Figure 2 | | | 20 | | ns | | THERMAL SHUTDOWN | | | | | | | • | | Thermal-Shutdown Threshold | T <sub>SHDN</sub> | | | | 160 | | °C | | Thermal-Shutdown<br>Hysteresis | T <sub>SHDN_HYS</sub> | | | | 25 | | °C | ## **Dynamic Characteristics** $(V_{DDA} - V_{GNDA} = 5V, V_{DDB} - V_{SSB} = 20V, V_{GNDA} = V_{SSB} = 0V, T_A = -40^{\circ}C$ to +125°C, unless otherwise noted. Typical values are at $T_A = +25^{\circ}C$ , unless otherwise noted.) (*Note 1*) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------|----------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|-------| | Common-Mode<br>Transient Immunity | СМТІ | ( <u>Note 4</u> ) | | | 300 | | kV/μs | | Minimum Pulse Width | PW <sub>MIN</sub> | C <sub>L</sub> = 200pF | | | | 20 | ns | | Maximum PWM<br>Frequency | f <sub>PWM</sub> | | | 1 | | | MHz | | | | | T <sub>A</sub> = +25°C to<br>+125°C | 34 | | 39 | | | | $t_{PLH}$ | | T <sub>A</sub> = +25°C | 34 | 35 | 36 | 1 | | Propagation Delay (Figure 1) | | C <sub>L</sub> = 200pF, output is not connected to CLAMP pin (MAX22701) (Note 5) | T <sub>A</sub> = -40°C to<br>+25°C | 31 | | 36 | ns | | | | | T <sub>A</sub> = +25°C to<br>+125°C | 34 | | 39 | | | | tPHL | | T <sub>A</sub> = +25°C | 34 | 35 | 36 | | | | | | T <sub>A</sub> = -40°C to<br>+25°C | 31 | | 36 | | | | | | T <sub>A</sub> = +25°C | | | 2 | | | Part-to-Part Propagation<br>Delay Matching<br>(Figure 1) | t <sub>PM</sub> | C <sub>L</sub> = 200pF<br>( <u>Note 5</u> ) | T <sub>A</sub> = -40°C to<br>+125°C, parts at<br>the same<br>temperature | | | 5 | ns | | Pulse Width Distortion | PWD | C <sub>L</sub> = 200pF, t <sub>PLH</sub> - t | PHL | | | 2 | ns | | Peak Eye Diagram Jitter | T <sub>JIT(PK)</sub> | 1MHz square wave, | C <sub>L</sub> = 200pF | | 60 | | ps | | Rise Time (Figure 1) | t <sub>R</sub> | C <sub>L</sub> = 200pF, 20% to | 80% ( <u>Note 2</u> ) | | | 3.6 | ns | | Fall Time ( <u>Figure 1</u> ) | t <sub>F</sub> | C <sub>L</sub> = 200pF, 80% | MAX22700/<br>MAX22702 | | | 1.8 | ns | | | | to 20% ( <u>Note 2</u> ) | | | | 2.5 | 1 | - Note 1: All devices are 100% production tested at T<sub>A</sub> = +25°C. Specifications over temperature are guaranteed by design and characterization. - **Note 2:** Not production tested. Guaranteed by design and characterization. - Note 3: All currents into the device are positive. All currents out of the device are negative. All voltages are referenced to their respective ground (GNDA or V<sub>SSB</sub>), unless otherwise noted. - Note 4: CMTI is the maximum sustainable common-mode voltage slew rate while maintaining the correct output. CMTI applies to both rising and falling common-mode voltage edges. CMTI is tested with the transient generator connected between GNDA and V<sub>SSB</sub> (V<sub>CM</sub> = 1000V). - Note 5: Propagation delay is measured from 50% of the input to 2V at the output. ## **ESD Protection** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------|--------|----------------------------|-----|-----|-----|-------| | ESD | | Human Body Model, All Pins | | ±4 | | kV | ## **Insulation Characteristics - 8 Narrow SOIC** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------|-----|--------------------|-----|------------------| | Partial Discharge Test<br>Voltage | V <sub>PR</sub> | Method B1 = V <sub>IORM</sub> x 1.5<br>(t = 1s, partial discharge < 5pC) | | 1272 | | V <sub>P</sub> | | Maximum Repetitive-<br>Peak Isolation Voltage | V <sub>IORM</sub> | ( <u>Note 6</u> ) | | 848 | | V <sub>P</sub> | | Maximum Working Isolation Voltage | V <sub>IOWM</sub> | Continuous RMS voltage (Note 6) | | 600 | | V <sub>RMS</sub> | | Maximum Transient Isolation Voltage | V <sub>IOTM</sub> | t = 1s ( <u>Note 6</u> ) | | 4242 | | V <sub>P</sub> | | Maximum Withstand Isolation Voltage | V <sub>ISO</sub> | $f_{SW}$ = 60Hz, duration = 60s ( <u>Note 6</u> , <u>Note</u> $\underline{\mathcal{I}}$ ) | | 3000 | | V <sub>RMS</sub> | | Maximum Surge<br>Isolation Voltage | V <sub>IOSM</sub> | Basic insulation, 1.2/50µs pulse per IEC 61000-4-5 ( <i>Note 6</i> ) | | 5 | | kV | | | | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C | | > 10 <sup>12</sup> | | | | Insulation Resistance | RIO | V <sub>IO</sub> = 500V, 100°C ≤ T <sub>A</sub> ≤ 125°C | | > 10 <sup>11</sup> | | Ω | | | | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C | | > 10 <sup>9</sup> | | | | Barrier Capacitance<br>Side A-to-Side B | CIO | f <sub>SW</sub> = 1MHz ( <u>Note 8</u> ) | | 1 | | pF | | Minimum Creepage<br>Distance | CPG | Narrow SOIC | | 4 | | mm | | Minimum Clearance<br>Distance | CLR | Narrow SOIC | | 4 | | mm | | Internal Clearance | | Distance through insulation | | 0.015 | | mm | | Comparative Tracking Index | СТІ | Material Group I (IEC 60112) | | > 600 | | | | Climate Category | | | | 40/125/<br>21 | | | | Pollution Degree<br>(DIN VDE 0110, Table<br>1) | | | | 2 | | | ## **Insulation Characteristics - 8 Wide SOIC** | PARAMETER | SYMBOL | CONDITIONS | MIN TYP MAX | UNITS | |------------------------------------------------|-------------------|--------------------------------------------------------------------------|--------------------|------------------| | Partial Discharge Test<br>Voltage | V <sub>PR</sub> | Method B1 = V <sub>IORM</sub> x 1.5<br>(t = 1s, partial discharge < 5pC) | 1800 | V <sub>P</sub> | | Maximum Repetitive<br>Peak Isolation Voltage | V <sub>IORM</sub> | ( <u>Note 6</u> ) | 1200 | V <sub>P</sub> | | Maximum Working Isolation Voltage | V <sub>IOWM</sub> | Continuous RMS voltage (Note 6) | 848 | V <sub>RMS</sub> | | Maximum Transient Isolation Voltage | V <sub>IOTM</sub> | t = 1s ( <u>Note 6</u> ) | 7000 | V <sub>P</sub> | | Maximum Withstand Isolation Voltage | V <sub>ISO</sub> | f <sub>SW</sub> = 60Hz, duration = 60s ( <u>Note 6, Note</u> <u>₹</u> ) | 5000 | V <sub>RMS</sub> | | Maximum Surge<br>Isolation Voltage | V <sub>IOSM</sub> | Basic insulation, 1.2/50µs pulse per IEC 61000-4-5 ( <i>Note 6</i> ) | 5 | kV | | | | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | Insulation Resistance | RIO | V <sub>IO</sub> = 500V, 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | | | Barrier Capacitance<br>Side A-to-Side B | CIO | f <sub>SW</sub> = 1MHz ( <u>Note 8</u> ) | 1 | pF | | Minimum Creepage<br>Distance | CPG | Wide SOIC | 8 | mm | | Minimum Clearance<br>Distance | CLR | Wide SOIC | 8 | mm | | Internal Clearance | | Distance through insulation | 0.015 | mm | | Comparative Tracking Index | СТІ | Material Group II (IEC 60112) | > 400 | | | Climate Category | | | 40/125/<br>21 | | | Pollution Degree<br>(DIN VDE 0110, Table<br>1) | | | 2 | | Note 6: $V_{ISO}$ , $V_{IOTM}$ , $V_{IOSM}$ , $V_{IOWM}$ , and $V_{IORM}$ are defined by the IEC 60747-5-5 standard. Note 7: Product is qualified at $V_{\mbox{ISO}}$ for 60s and 100% production tested at 120% of $V_{\mbox{ISO}}$ for 1s. Note 8: Capacitance is measured with all pins on side A and side B tied together. Figure 1. Test Circuit (A) and Timing Diagram (B) Figure 2. MAX22701 Miller Clamp Test Circuit (A) and Timing Diagram (B) ## **Typical Operating Characteristics** $(V_{DDA} - V_{GNDA} = 5V, V_{DDB} - V_{SSB} = 20V, V_{GNDA} = V_{SSB}, T_A = +25$ °C, unless otherwise noted.) ## **Typical Operating Characteristics (continued)** $(V_{DDA} - V_{GNDA} = 5V, V_{DDB} - V_{SSB} = 20V, V_{GNDA} = V_{SSB}, T_A = +25$ °C, unless otherwise noted.) ## **Typical Operating Characteristics (continued)** $(V_{DDA} - V_{GNDA} = 5V, V_{DDB} - V_{SSB} = 20V, V_{GNDA} = V_{SSB}, T_A = +25$ °C, unless otherwise noted.) # **Pin Configurations - MAX22700** # Pin Description - MAX22700 | Р | IN | NAME | FUNCTION | REF | |-----------|-----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | MAX22700D | MAX22700E | NAME | NAME FUNCTION | | | POWER | | | | | | 1 | 1 | $V_{DDA}$ | Power Supply Input for Side A (Transmitter Side). Bypass $V_{DDA}$ to GNDA with 1nF 0.1µF 1µF ceramic capacitors as close as possible to the pin. | GNDA | | 4 | 4 | GNDA | Ground Reference for Side A (Transmitter Side). | GNDA | | 5 | 5 | $V_{DDB}$ | Positive Power Supply Input for Side B (Driver Side). Bypass $V_{DDB}$ to $V_{SSB}$ with 1nF $\parallel$ 0.1 $\mu$ F $\parallel$ 1 $\mu$ F ceramic capacitors as close as possible to the pin. Place an additional 22 $\mu$ F capacitor between $V_{DDB}$ and $V_{SSB}$ . | GNDB | | 8 | 8 | V <sub>SSB</sub> | Negative Power Supply Input for Side B (Driver Side). | GNDB | | 7 | 7 | GNDB | Gate Driver Common Pin. Connect to the power transistor's source pin. The B-side UVLO is referenced to GNDB in the MAX22700 versions. | GNDB | | INPUTS | | | | | | 2 | - | INP | Non-Inverting PWM Input on Side A (D Version). Has a weak internal pulldown. Connect the differential PWM control inputs to INP and INN. Refer to Table 2 for Inputs vs. Output Truth table. | GNDA | | 3 | - | INN | Inverting PWM Input on Side A (D Version). Has a weak internal pullup to V <sub>DDA</sub> . Connect the differential PWM control inputs to INP and INN. Refer to <u>Table 2</u> for Inputs vs. Output Truth table. | GNDA | | - | 2 | IN | Single-Ended PWM Input on Side A (E Version). Has a weak internal pulldown. Refer to <u>Table 3</u> for Inputs vs. Output Truth table. | GNDA | | - | 3 | ĒΝ | Active-Low Enable on Side A (E Version). Has a weak internal pullup to V <sub>DDA</sub> . | GNDA | | OUTPUT | | | | | | 6 | 6 | OUT | Gate Driver Output on Side B. | GNDB | # **Pin Configurations - MAX22701** # Pin Description - MAX22701 | Р | IN | NAME | FUNCTION | REF | |-------------|-----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | MAX22701D | MAX22701E | NAME | FUNCTION | SUPPLY | | POWER | | | | | | 1 | 1 | $V_{\mathrm{DDA}}$ | Power Supply Input for Side A (Transmitter Side). Bypass V <sub>DDA</sub> to GNDA with 1nF 0.1µF 1µF ceramic capacitors as close as possible to the pin. | GNDA | | 4 | 4 | GNDA | Ground Reference for Side A (Transmitter Side). | GNDA | | 5 | 5 | $V_{DDB}$ | Positive Power Supply Input for Side B (Driver Side). Bypass $V_{DDB}$ to $V_{SSB}$ with 1nF 0.1µF 1µF ceramic capacitors as close as possible to the pin. Place an additional 22µF capacitor between $V_{DDB}$ and $V_{SSB}$ . | V <sub>SSB</sub> | | 8 | 8 | $V_{SSB}$ | Negative Power Supply Input for Side B (Driver Side). | $V_{SSB}$ | | INPUTS | | | | | | 2 | - | INP | Non-Inverting PWM Input on Side A (D Version). Has a weak internal pulldown. Connect the differential PWM control inputs to INP and INN. Refer to Table 2 for Inputs vs. Output Truth table. | GNDA | | 3 | - | INN | Inverting PWM Input on Side A (D Version). Has a weak internal pullup to V <sub>DDA</sub> . Connect the differential PWM control inputs to INP and INN. Refer to <u>Table 2</u> for Inputs vs. Output Truth table. | GNDA | | - | 2 | IN | Single-Ended PWM Input on Side A (E Version). Has a weak internal pulldown. Refer to <u>Table 3</u> for Inputs vs. Output Truth table. | GNDA | | - | 3 | ĒN | Active-Low Enable on Side A (E Version). Has a weak internal pullup to V <sub>DDA</sub> . | GNDA | | INPUT/OUTPU | JT | | | | | 7 | 7 | CLAMP | Active Miller Clamp Input/Output on Side B. Prevents false turn-on of the power transistor. | $V_{SSB}$ | | OUTPUT | | | | | | 6 | 6 | OUT | Gate Driver Output on Side B. | V <sub>SSB</sub> | # **Pin Configurations - MAX22702** # Pin Description - MAX22702 | P | IN | NAME | FUNCTION | REF | |-----------|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | MAX22702D | AX22702D MAX22702E | | NAME FUNCTION | | | POWER | | | | • | | 1 | 1 | $V_{DDA}$ | Power Supply Input for Side A (Transmitter Side). Bypass $V_{DDA}$ to GNDA with 1nF 0.1µF 1µF ceramic capacitors as close as possible to the pin. | GNDA | | 4 | 4 | GNDA | Ground Reference for Side A (Transmitter Side). | GNDA | | 5 | 5 | $V_{DDB}$ | Positive Power Supply Input for Side B (Driver Side). Bypass $V_{DDB}$ to $V_{SSB}$ with 1nF $\parallel$ 0.1 $\mu$ F $\parallel$ 1 $\mu$ F ceramic capacitors as close as possible to the pin. Place an additional 22 $\mu$ F capacitor between $V_{DDB}$ and $V_{SSB}$ . | V <sub>SSB</sub> | | 8 | 8 | V <sub>SSB</sub> | Negative Power Supply Input for Side B (Driver Side). | V <sub>SSB</sub> | | INPUTS | | | | | | 2 | - | INP | Non-Inverting PWM Input on Side A (D Version). Has a weak internal pulldown. Connect the differential PWM control inputs to INP and INN. Refer to Table 2 for Inputs vs. Output Truth table. | GNDA | | 3 | - | INN | Inverting PWM Input on Side A (D Version). Has a weak internal pullup to V <sub>DDA</sub> . Connect the differential PWM control inputs to INP and INN. Refer to <u>Table 2</u> for Inputs vs. Output Truth table. | GNDA | | - | 2 | IN | Single-Ended PWM Input on Side A (E Version). Has a weak internal pulldown. Refer to <u>Table 3</u> for Inputs vs. Output Truth table. | GNDA | | - | 3 | ĒΝ | Active-Low Enable on Side A (E Version). Has a weak internal pullup to V <sub>DDA</sub> . | GNDA | | 7 | 7 | ADJ | Adjustable UVLO Input on Side B. Connect external resistors between V <sub>DDB</sub> and ADJ and between ADJ and the power transistor's source pin to adjust the B-side UVLO. | V <sub>SSB</sub> | | OUTPUT | | | | | | 6 | 6 | OUT | Gate Driver Output on Side B. | V <sub>SSB</sub> | ## **Detailed Description** The MAX22700–MAX22702 are a family of single-channel isolated gate drivers with an ultra-high CMTI of 300kV/µs (typ). All devices have integrated digital galvanic isolation with an isolation rating of 3kV<sub>RMS</sub> in an 8-pin narrow-body SOIC package, or 5kV<sub>RMS</sub> in an 8-pin wide-body SOIC package. This family of devices offers high common-mode transient immunity, high electromagnetic interference (EMI) immunity, and stable temperature performance through Maxim's proprietary process technology. The devices feature variants with output options for gate driver common pin GNDB (MAX22700), Miller clamp (MAX22701), and adjustable UVLO (MAX22702). In addition, variants are offered as differential inputs INP and INN (D versions) or single-ended input IN with enable EN (E versions). Refer to the *Ordering Information* for details. The MAX22700 has a gate driver common pin (GNDB) that is a reference ground for $V_{DDB}$ and $V_{SSB}$ . $V_{SSB}$ has a voltage range between -16V and 0V with reference to GNDB. The MAX22701 has an active Miller clamp pin, CLAMP, which prevents false turn-on of the external power transistor caused by the Miller current. The MAX22702 provides an adjustable B-side UVLO, offering design flexibility with different types of external power transistors. All devices support a minimum pulse width of 20ns with maximum pulse-width distortion of 2ns. The part-to-part propagation delay is matched within 2ns maximum at +25°C ambient temperature, and is guaranteed to be within 5ns maximum over the temperature range of -40°C to +125°C. All MAX22700–MAX22702 have a default-low output. The default is the state the output assumes when the input is either not powered or is open-circuit. The output is set to logic-low when side A or side B supply is in UVLO, the device is in thermal shutdown, or $\overline{\text{EN}}$ is high (E versions). ## **Output Driver Stage** The output driver stage of the MAX22700–MAX22702 features a pullup structure and a pulldown structure. The pullup structure consists of a pMOS transistor and a nMOS transistor in parallel (see the $\underline{Functional\ Diagrams}$ ). The pMOS transistor has a maximum $R_{DSON}$ of $4.5\Omega$ . The nMOS transistor only turns on for a short period of time during the output low-to-high transition and provides a boost current to enable the fast turn-on of the device. The nMOS transistor has a much lower on-resistance than the pMOS transistor; thus the parallel combination of the nMOS and the pMOS enables a faster turn-on during the output low-to-high transition. The pulldown structure of the MAX22700–MAX22702 consists of a nMOS transistor. The nMOS transistor in the MAX22700 and the MAX22702 has a maximum $R_{DSON}$ of 1.25 $\Omega$ , while the nMOS in the MAX22701 has an $R_{DSON}$ of 2.5 $\Omega$ . For the MAX22701, when both OUT and CLAMP pins are connected to the gate of the external power transistor, an additional nMOS is connected in parallel to the pulldown nMOS transistor to prevent false turn-on of the external power transistor by providing an additional low-impedance path to $V_{SSB}$ . Refer to <u>Active Miller Clamp (MAX22701 Only)</u> section and the <u>Functional Diagrams</u> for details. #### **Digital Isolation** The MAX22700–MAX22702 provide basic galvanic isolation for digital signals transmitted between two ground domains, and block high-voltage/high-current transients. The devices in the narrow-body SOIC package withstand differences of up to $3kV_{RMS}$ for up to 60 seconds, and up to $848V_{PEAK}$ of continuous isolation. The devices in the wide-body SOIC package withstand differences of up to $5kV_{RMS}$ for up to 60 seconds and up to $1200V_{PEAK}$ of continuous isolation. Refer to $1200V_{PEAK}$ of continuous information. The devices have two supply inputs ( $V_{DDA}$ and $V_{DDB}$ ) that independently set the logic levels on either side of the device. $V_{DDA}$ and $V_{DDB}$ are referenced to GNDA and $V_{SSB}$ , respectively. Logic input and output levels match the supply voltages used in the associated power domain. The difference in ground potential between the two power domains can be as large as $V_{IOWM}$ for extended periods of time and withstand surge voltages up to 5kV. Data transfer integrity is maintained for a differential ground potential change up to $300kV/\mu s$ (typ). ## **Table 1. Safety Regulatory Approvals** #### UI The MAX22700-MAX22702 are certified under UL1577. For more details, refer to file E351759. Devices in narrow SOIC package are rated up to 3000V<sub>RMS</sub> isolation voltage for single protection. Devices in wide SOIC package are rated up to 5000V<sub>RMS</sub> isolation voltage for single protection. (Pending) #### cUL (Equivalent to CSA notice 5A) (Pending) The MAX22700–MAX22702 are certified up to $3000V_{RMS}$ (narrow SOIC package) or $5000V_{RMS}$ (wide SOIC package) for single protection. For more details, refer to file E351759. #### VDE (Pending) The MAX22700–MAX22702 in wide SOIC are certified to DIN VDE V 0884-11: 2017-1. Basic Insulation, Maximum Transient Isolation Voltage $7000V_{PK}$ , Maximum Repetitive Peak Isolation Voltage $1200V_{PK}$ **Note:** This coupler is suitable for "safe electrical insulation" only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. #### Unidirectional Channel and Active Pulldown The MAX22700–MAX22702 have an unidirectional channel that passes data in one direction, as indicated in the *Functional Diagrams*. The two internal transistors in the output driver are configured for push-pull operation and feature an active pulldown function to turn off the external power transistor when either side of the power supply is in UVLO. This prevents the external power transistor from falsely turning on during startup or UVLO. ## INN vs. EN Function The MAX2270\_D features differential PWM inputs (INP and INN). The differential inputs reject input glitches and prevent false turn-on of the output. The output holds the previous value when a glitch is detected on either input (Figure 3). The MAX2270\_E features a single-ended input (IN) and an active-low input enable (EN). The EN pin allows the output (OUT) to be quickly set to logic-low, turning off the external power transistor. The output remains at logic-low until the PWM input (IN) receives a logic-high signal (Figure 4). Figure 3. MAX2270\_D Differential Inputs Figure 4. MAX2270\_E Single-Ended Input with Enable Current sources are used at both A-side inputs to prevent the output from falsely turning on by input glitches or noise. The INN pin has a weak pullup and the INP has a weak pulldown in the MAX2270\_D devices. The EN pin has a weak pullup and the IN pin has a weak pulldown in the MAX2270\_E devices. Refer to <u>Table 2</u> and <u>Table 3</u> for the Inputs vs. Output Truth Tables. Table 2. MAX2270 D Inputs vs. Output Truth Table | INP | INN | OUT | |------|------|------| | Low | Low | Hold | | Low | High | Low | | High | Low | High | | High | High | Hold | Table 3. MAX2270\_E Inputs vs. Output Truth Table | IN | EN | OUT | |------|------|---------------| | Low | Low | Low | | Low | High | Low (Default) | | High | Low | High | | High | High | Low (Default) | ### **Undervoltage Lockout (UVLO)** The $V_{DDA}$ and $V_{DDB}$ supplies are both internally monitored for undervoltage conditions. Undervoltage events can occur during power-up, power-down, or during normal operation due to a sagging supply voltage. When an undervoltage condition is detected on either supply, the output is set to logic-low (default state) to turn off the external power transistor, regardless of the state of the MAX22700–MAX22702 inputs. The B-side UVLO has an internal filter to reject any $V_{DDB}$ glitches less than 32µs (typ) (see Figure 9 and Figure 10). Figure 5 through Figure 8 show the behavior of the outputs during power-up and power-down. Figure 5. V<sub>DDB</sub> Undervoltage Lockout Behavior (Input High) Figure 6. V<sub>DDA</sub> Undervoltage Lockout Behavior (Input High) Figure 7. V<sub>DDB</sub> Undervoltage Lockout Behavior (Input Low) Figure 8. V<sub>DDA</sub> Undervoltage Lockout Behavior (Input Low) Figure 9. V<sub>DDB</sub> Undervoltage Lockout Glitch Filter, UVLO Not Triggered Figure 10. V<sub>DDB</sub> Undervoltage Lockout Glitch Filter, UVLO Triggered #### **Thermal Shutdown** The MAX22700–MAX22702 operate at an ambient temperature up to +125°C on a properly designed multilayer PCB. Operating at higher voltages or with heavy output loads increases the junction temperature and power dissipation, and also reduce the maximum allowable operating temperature. See the <u>Package Information</u>, <u>Absolute Maximum Ratings</u> and <u>Safety Limits</u> sections for details. The MAX22700–MAX22702 is in thermal shutdown when the junction temperature of the device exceeds +160°C (typ). During thermal shutdown, the output is set to logic-low to turn off the external power transistor regardless of the state of the MAX22700–MAX22702 inputs. ### **Active Miller Clamp (MAX22701 Only)** The MAX22701 features an active Miller clamp to prevent false turn-on of the external power transistor caused by the Miller current. When the external high-side transistor is turned on after the external low-side transistor is turned off, the internal Miller clamp transistor starts to engage when the Miller clamp pin voltage drops below the 2V threshold, and it provides a low-impedance path to direct the Miller current to $V_{SSB}$ . Refer to Figure 2 for a Miller clamp timing diagram. ## Adjustable UVLO (MAX22702 Only) The MAX22702 features an adjustable B-side UVLO to accommodate UVLO requirements of different types of external power transistors. To set a user-defined B-side UVLO, connect external resistors between $V_{DDB}$ and ADJ, and between ADJ and the external power transistor ground so that: $$V_{ADJ\ UVLO} = 2 \times (1 + R2 \div R1)$$ where R1 is placed between $V_{DDB}$ and ADJ, and R2 is placed between ADJ and the external power transistor ground (see <u>Figure 11</u>). For example, to set the B-side UVLO to 13V, connect $20k\Omega$ (R1) between $V_{DDB}$ and ADJ. R2 is: $$(13 \div 2 - 1) \times 20 = 110k\Omega$$ Figure 11. Example Circuit for MAX22702 Adjustable UVLO ## **Safety Limits** Damage to the IC can result in a low-resistance path to ground or to the supply and, without current limiting, the MAX22700–MAX22702 could dissipate excessive amounts of power. Excessive power dissipation can damage the die and result in damage to the isolation barrier, potentially causing long-term reliability issues. <u>Table 4</u> shows the safety limits for the MAX22700–MAX22702. The maximum safety temperature ( $T_S$ ) for the device is the +150°C maximum junction temperature specified in the <u>Absolute Maximum Ratings</u>. The power dissipation ( $P_D$ ) and junction-to-ambient thermal impedance ( $\theta_{JA}$ ) determine the junction temperature. Thermal impedance values ( $\theta_{JA}$ and $\theta_{JC}$ ) are available in the <u>Package Information</u> section of the data sheet and power dissipation calculations are discussed in the <u>Calculating Power Dissipation</u> section. Calculate the junction temperature ( $T_{LI}$ ) as: $$T_J = T_A + (P_D \times \theta_{JA})$$ <u>Figure 12</u> to <u>Figure 14</u> show the thermal derating curve for safety limiting the power and the current of the devices. Ensure that the junction temperature does not exceed +150°C. Table 4. Safety Limiting Values for the MAX22700–MAX22702 | PARAMETER | SYMBOL | TEST CONDIT | MAX | UNIT | | | |-------------------------------------------------------------|----------------|----------------------------------------------------------------------|------------------------|------|-------|--| | Safety Operating Current on B-<br>Side Pins | Гоит | $T_J = 150^{\circ}C, T_A = 25^{\circ}C,$ | V <sub>DDB</sub> = 36V | 32 | mA | | | | | IN = Low, OUT = V <sub>DDB</sub> , OUT = Low during thermal shutdown | V <sub>DDB</sub> = 20V | 57 | mA | | | Safety Current on Any Pins (No Damage to Isolation Barrier) | IS | T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | 300 | mA | | | Total Safety Power Dissipation | P <sub>S</sub> | T. = 150°C T. = 25°C | 8 Narrow SOIC | 1173 | mW | | | | | T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | 8 Wide SOIC | 1064 | 11100 | | | Maximum Safety Temperature | T <sub>S</sub> | | | 150 | °C | | Figure 12. Thermal Derating Curve for Safety Power Limiting (8 Narrow SOIC) Figure 13. Thermal Derating Curve for Safety Power Limiting (8 Wide SOIC) Figure 14. Thermal Derating Curve for Safety Current Limiting ## **Applications Information** ## **Power-Supply Sequencing** The MAX22700–MAX22702 do not require special power-supply sequencing. The logic levels are set independently on either side by $V_{DDA}$ and $V_{DDB}$ . Each supply can be present over the entire specified range regardless of the level or presence of the other supply. ## **Power-Supply Decoupling** To reduce ripple and the chance of introducing data errors, bypass $V_{DDA}$ and $V_{DDB}$ with 1nF, 0.1 $\mu$ F, and 1 $\mu$ F low-ESR and low-ESL ceramic capacitors with sufficient voltage rating in parallel to GNDA and $V_{SSB}$ , respectively. To ensure the best performance, place the decoupling capacitors as close to the power-supply pins as possible. On the B side, it is recommended to place the 1nF and 1 $\mu$ F capacitors close to the V<sub>SSB</sub> pin, and place the 0.1 $\mu$ F capacitor close to the V<sub>DDB</sub> pin. It is also recommended to include a 22 $\mu$ F reservoir capacitor (tantalum or electrolytic type) between V<sub>DDB</sub> and V<sub>SSB</sub> in case the V<sub>DDB</sub> power supply is located far away from the V<sub>DDB</sub> pin. All bypass capacitors on V<sub>DDB</sub> are required to have at least a 50V voltage rating. ## **Layout Considerations** The PCB designer should follow some critical recommendations in order to get the best performance from the design. - Keep the input/output traces as short as possible. To maintain low signal-path inductance, avoid using vias. - Place the gate driver as close to the external power transistor as possible to decrease the trace inductance and avoid output ringing. - Have a solid ground plane underneath the high-speed signal layer. - Keep the area underneath the MAX22700–MAX22702 free from ground and signal planes. Any galvanic or metallic connection between side A and side B defeats the isolation. - Have a solid ground plane next to V<sub>SSB</sub> pin with multiple V<sub>SSB</sub> vias to reduce the parasitic inductance and minimize the ringing on the output signal. ### **Calculating Power Dissipation** The required current for the A side of the MAX22700–MAX22702 depends on the $V_{DDA}$ supply voltage and the data rate. The required current for the B side of the MAX22700–MAX22702 depends on the $V_{DDB}$ supply voltage, the data rate, and the load condition. The typical current for different $V_{DDA}$ and $V_{DDB}$ supply voltages at any data rate without external load can be estimated from the graphs in <u>Figure 15</u> and <u>Figure 16</u>. Please note that the data in <u>Figure 15</u> and <u>Figure 16</u> are extrapolated from supply current measurements in a typical operating condition. The total current for the B side is the sum of the "no load" current (shown in <u>Figure 16</u>) which is a function of the voltage and the data rate, and the "load current", which depends on the load impedance. Current into a capacitive load is a function of the load capacitance, the switching frequency, and the supply voltage. $$I_{Cl} = C_l \times f_{SW} \times V_{DDB}$$ where: I<sub>CL</sub> = Current required to drive the capacitive load. $C_L$ = Load capacitance on the output pin. f<sub>SW</sub> = Switching frequency in Hz. V<sub>DDB</sub> = B-side supply voltage. The total power dissipation (P<sub>D</sub>) can be calculated as: $$P_D = V_{DDA} \times I_{DDA} + V_{DDB} \times I_{DDB}$$ where I<sub>DDA</sub> is the A-side supply current and I<sub>DDB</sub> is the B-side supply current. **Example:** A MAX22701 is operating with $V_{DDA} = 5V$ , $V_{DDB} = 20V$ . The output is operating at 10kHz with 1nF capacitive load. $V_{DDA}$ must supply about 4.56mA with a 10kHz data rate and a 5V supply voltage according to <u>Figure 15</u>. $V_{DDB}$ must supply the sum of the no load current and the load current. The no load current is about 3.77mA with a 10kHz data rate and a 20V supply voltage according to <u>Figure 16</u>. The load current is equal to 1nF × 10kHz × 20V = 0.2mA. $V_{DDB}$ must therefore supply about 3.97mA. The total power dissipation is 5V × 4.56mA + 20V × 3.97mA = 102.2mW. Figure 15. V<sub>DDA</sub> Supply Current vs. Data Rate (typ) Figure 16. V<sub>DDB</sub> Supply Current vs. Data Rate (typ) ## **Gate Driver Output Resistors** External series resistors ( $R_{ON}$ and $R_{OFF}$ ) between the MAX22700–MAX22702 output and the gate of the power transistor are required in gate driver applications. These resistors control the turn-on and turn-off time of the power transistor to optimize switching efficiency and EMI performance. The $R_{ON}$ resistance and external FET's gate capacitance determine the turn-on time. The parallel combination of both $R_{ON}$ and $R_{OFF}$ resistance and the external FET's gate capacitance determine the turn-off time. Turn-off time is usually much faster than turn-on time to avoid shoot-through. <u>Figure 17</u> shows a typical $R_{ON}$ and $R_{OFF}$ network for the MAX22700–MAX22702. $R_{ON}$ and $R_{OFF}$ values should be adjusted based on the required slew rate and the external FET's gate capacitance. The gate driver output resistors also help limit ringing caused by parasitic inductances and capacitances due to PCB layout and device package leads. Output ringing can happen during high voltage dV/dt and high current di/dt switching. Increasing R<sub>ON</sub> and R<sub>OFF</sub> can help reduce the ringing. Figure 17. Typical Gate Driver Output Network with RON and ROFF ## **Driving GaN Transistors** The high CMTI rating of 300kV/µs (typ) and the propagation delay matching of 5ns (max) between the high-side and low-side drivers make the MAX22701 and MAX22702 ideal to drive GaN devices. The MAX22702 also features an adjustable B-side UVLO to accommodate the low gate drive voltage of GaN devices. As shown in the <u>Typical Application Circuits</u>, a positive supply (V<sub>DDB</sub>) and a negative supply (V<sub>SSB</sub>) with reference to GNDB are required to meet the gate voltage requirement of GaN devices when using the MAX22701 and MAX22702 as GaN gate drivers. A boost current is required during the GaN device's turn-on period; hence a capacitor is placed in series with one of the resistors at the output. This capacitor needs to be discharged during the turn-off period. Therefore, a diode is placed in parallel to the resistor to provide a discharge path. On the layout, it is recommended to place the gate driver very close to the GaN device to minimize series inductance and reduce gate drive loop area. To prevent ringing and support high peak currents when turning on GaN devices, good decoupling is required on the V<sub>DDB</sub> and V<sub>SSB</sub> pins. ## **Typical Application Circuits** ## **MAX22700D** ## **MAX22700E** ### MAX22701D ### MAX22701E ### MAX22702D ### **MAX22702E** ### MAX22701D as GaN Gate Driver ### MAX22702E as GaN Gate Driver # **Ordering Information** | PART NUMBER | INPUTS | PIN 7 | UVLO | LOW-<br>SIDE<br>R <sub>DSON</sub><br>(Ω) | ISOLATION<br>VOLTAGE (kV <sub>RMS</sub> ) | TEMP<br>RANGE (°C) | PIN-PACKAGE | |----------------|-------------------------------------|-------|-------------------------|------------------------------------------|-------------------------------------------|--------------------|---------------| | MAX22700DASA+ | Differential,<br>INP and INN | GNDB | 13V to GNDB | 1.25 | 3 | -40 to +125 | 8 Narrow SOIC | | MAX22700DAWA+* | Differential, INP and INN | GNDB | 13V to GNDB | 1.25 | 5 | -40 to +125 | 8 Wide SOIC | | MAX22700EASA+ | Single-Ended,<br>IN and EN | GNDB | 13V to GNDB | 1.25 | 3 | -40 to +125 | 8 Narrow SOIC | | MAX22700EAWA+* | Single-Ended,<br>IN and EN | GNDB | 13V to GNDB | 1.25 | 5 | -40 to +125 | 8 Wide SOIC | | MAX22701DASA+ | Differential, INP and INN | CLAMP | 13V to V <sub>SSB</sub> | 2.5 | 3 | -40 to +125 | 8 Narrow SOIC | | MAX22701DAWA+* | Differential, INP and INN | CLAMP | 13V to V <sub>SSB</sub> | 2.5 | 5 | -40 to +125 | 8 Wide SOIC | | MAX22701EASA+ | Single-Ended,<br>IN and EN | CLAMP | 13V to V <sub>SSB</sub> | 2.5 | 3 | -40 to +125 | 8 Narrow SOIC | | MAX22701EAWA+* | Single-Ended,<br>IN and EN | CLAMP | 13V to V <sub>SSB</sub> | 2.5 | 5 | -40 to +125 | 8 Wide SOIC | | MAX22702DASA+ | Differential, INP and INN | ADJ | Adjustable | 1.25 | 3 | -40 to +125 | 8 Narrow SOIC | | MAX22702DAWA+* | Differential,<br>INP and INN | ADJ | Adjustable | 1.25 | 5 | -40 to +125 | 8 Wide SOIC | | MAX22702EASA+ | Single-En <u>de</u> d,<br>IN and EN | ADJ | Adjustable | 1.25 | 3 | -40 to +125 | 8 Narrow SOIC | | MAX22702EAWA+* | Single-Ended,<br>IN and EN | ADJ | Adjustable | 1.25 | 5 | -40 to +125 | 8 Wide SOIC | <sup>+</sup>Denotes a lead (Pb)-free/RoHS-compliant package. <sup>\*</sup>Future product—contact factory for availability. # MAX22700D-MAX22702D MAX22700E-MAX22702E # Ultra-High CMTI Isolated Gate Drivers ## **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 0 | 7/19 | Initial release | _ | | 1 | 8/19 | Updated the Absolute Maximum Ratings and Package Information sections, Table 2, and Figure 1 | 2, 7 | | 2 | 9/19 | Updated the General Description, Benefits and Features, DC Electrical Characteristics, and Dynamic Characteristics sections | 1, 4 | | 3 | 1/20 | Removed future product designation from MAX22702EASA+ in the Ordering Information section | 29 | | 4 | 5/20 | Removed future product designation from MAX22700DASA+ and MAX22701DASA+ in the<br>Ordering Information section | 29 | | 5 | 7/20 | Updated the Benefits and Features and Digital Isolation sections; updated Table 1 | 1, 6, 15 | | 6 | 10/20 | Removed future product designation from MAX22700EASA+ and MAX22702DASA+ in the<br>Ordering Information section | 29 | | 7 | 10/20 | Updated the General Description, Benefit and Features, Safety Regulatory Approvals (Pending), Absolute Maximum Ratings, Package Information, Electrical Characteristics, Pin Configurations, Pin Description, Detailed Description, Digital Isolation, and Safety Limits sections; added the Insulation Characteristics—8 Wide SOIC table and new Figure 1–2 and renumbered remaining figures; moved the Functional Diagrams to the second page; updated Figures 12–13, Table 1, and Table 4; added MAX22700DAWA+, MAX22701DAWA+, MAX22701EAWA+, MAX22702DAWA+, and MAX22702EAWA+ as future products to the Ordering Information table | 1–3, 8–9,<br>13–16,<br>17–24, 36 | For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.