

## 3.3V power supply, up to 256 nodes, 12Mbps, half-duplex RS485/RS422 transceiver

#### Features:

- $\bullet$  1/8 unit load allows up to 256 devices on the bus;
- ▼ Driver output short-circuit protection;
- ✓ Over temperature protection function;
- ✓ Low power shutdown function;
- ✓ Receiver open circuit protection;
- Strong anti-noise ability;
- Integrated transient voltage resistance function;
- Transmission rate up to 12Mbps in an electrical noise environment;

#### Description:

The SP3485 is a 3.3V powered, half-duplex, low-power RS-485 transceiver that fully meets the requirements of the TIA/EIA-485 standard.

The SP3485 includes a driver and a receiver, both of which can be independently enabled and disabled. When both are disabled, both the driver and the receiver output a high impedance state. The SP3485 has a 1/8 load that allows 256 SP3485 tranceivers to be connected to the same communication bus. Error-free data transfer of up to 12Mbps is possible.

The SP3485 operates from a voltage range of 3.0 to 3.6V and features fail-safe, over temperature protection, current limit protecton, overvoltage protection, and other functions.

#### Pin configuration:



Fig. 1 SP3485 pin configuration

#### Limiting values:

| Parameter                   | Symbol             | Value   | Unit |
|-----------------------------|--------------------|---------|------|
| Supply voltage              | VCC                | +7      | V    |
| Voltage of control port     | /RE, DE, DI        | -0.3~+7 | V    |
| Bus side input voltage      | A, B               | -7~13   | V    |
| Receiver output voltage     | RO                 | -0.3~+7 | V    |
| Operating temperature range |                    | -40~85  | °C   |
| Storage temperature range   |                    | -60~150 | °C   |
| Welding temperature         |                    | 300     | °C   |
|                             | SOP8               | 400     | mW   |
| Continuous power disspation | MSOP8/8µMAX/VSSOP8 | 830     | mW   |
|                             | DIP8               | 700     | mW   |

The maximum limit parameters means that exceeding these values may cause irreversible damage to the device. Under these conditions it is not conductive to the normal operation of the device. The continuous operation of the device at the maximum allowable rating may affect the reliability of the device. The reference point for all voltages is ground.

| Pin number | Pin name | Function                                                                                                                                                                                                                                                                                                          |
|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | RO       | Receiver output<br>When /RE is low-level: if $A-B \ge 200$ mV, RO = high;<br>if $A-B \le -200$ mV, RO = low                                                                                                                                                                                                       |
| 2          | /RE      | Receiver output enable control<br>When /RE is low-level, receiver output is enabled, and RO output is<br>available.<br>When /RE is high-level, receiver output is disabled, and RO is in<br>high impedance state.<br>When /RE is high-level and DE is low-level, the device enters low<br>power consumption mode. |
| 3          | DE       | Driver output enable control<br>When DE is high-level, driver output is available; when DE is low-<br>level, the output is in high impedance state.<br>When /RE is high-level and DE is low-level, the device enters low<br>power consumption mode.                                                               |
| 4          | DI       | Driver input<br>When DE is high level, the DI low level forces the non-inverting<br>driver output A low and inverting driver output B high;<br>The DI high level forces the non-inverting driver output A high and<br>inverting driver output B low.                                                              |
| 5          | GND      | Ground                                                                                                                                                                                                                                                                                                            |
| 6          | А        | Non-inverting receiver input and non-inverting driver output                                                                                                                                                                                                                                                      |
| 7          | В        | Inverting receiver input and inverting driver output                                                                                                                                                                                                                                                              |
| 8          | VCC      | Power supply                                                                                                                                                                                                                                                                                                      |

## Pin functions:



## Driver electrical characteristics

| Parameter                                                     | Symbol                     | Test conditions            | Min. | Тур. | Max. | Unit |
|---------------------------------------------------------------|----------------------------|----------------------------|------|------|------|------|
| Differential output voltage<br>(no load)                      | V <sub>OD1</sub>           |                            |      | 3.3  |      | V    |
|                                                               | V                          | Fig. 2, RL = $54\Omega$    | 1.5  |      | VCC  | V    |
| Diferential output voltage                                    | V <sub>OD2</sub>           | Fig. 2, $RL = 100\Omega$   | 2    |      | VCC  | v    |
| Change in magnitude of differential<br>output voltage (NOTE1) | $\Delta V_{OD}$            | Fig. 2, $RL = 54\Omega$    |      |      | 0.2  | V    |
| Common mode output voltage                                    | $V_{\text{OC}}$            | Fig. 2, $RL = 54\Omega$    |      |      | 3    | V    |
| Change in magnitude of common mode<br>output voltage (NOTE1)  | $\Delta V_{\rm OC}$        | Fig. 2, RL = $54\Omega$    |      |      | 0.2  | V    |
| Input high voltage                                            | $\mathbf{V}_{\mathrm{IH}}$ | DE, DI, /RE                | 2.0  |      |      | V    |
| Input low voltage                                             | $V_{IL}$                   | DE, DI, /RE                |      |      | 0.8  | V    |
| Logic input current                                           | I <sub>IN1</sub>           | DE, DI, /RE                | -2   |      | 2    | uA   |
| Output short-circuit current,<br>short-circuit to high        | I <sub>OSD1</sub>          | short-circuit to<br>0V~12V |      |      | 250  | mA   |
| Output short-circuit current,<br>short-circuit to low         | I <sub>OSD2</sub>          | short-circuit to<br>-7V~0V | -250 |      |      | mA   |
| Thermal shutdown threshold                                    |                            |                            |      | 140  |      | °C   |
| Thermal shutdown hysteresis                                   |                            | TMAN trained using         |      | 20   |      | °C   |

(unless otherwise stated VCC=3.3V±10%, Temp=TMIN~TMAX, typical value is VCC=+3.3V, Temp=25°C) NOTE1:  $\Delta V_{OC}$  and  $\Delta V_{OC}$  are the changes in  $V_{OC}$  and  $V_{OC}$  amplitute caused by a change of DI state of the input signal.

## Receiver electrical characteristics

| Parameter            | Symbol           | Test conditions | Min. | Тур. | Max. | Unit |
|----------------------|------------------|-----------------|------|------|------|------|
|                      |                  | DE=0V,          |      |      |      |      |
|                      |                  | VCC=0 or 3.3V   |      |      | 125  | uA   |
| Input current (A, B) | I <sub>IN2</sub> | VIN=12V         |      |      |      |      |
|                      |                  | DE=0V,          |      |      |      |      |
|                      |                  | VCC=0 or 3.3V   | -100 |      |      | uA   |
|                      |                  | VIN=-7V         |      |      |      |      |

| Positive-going input<br>threshold voltage | $V_{\rm IT^+}$              | $-7V \! \le \! V_{\rm CM} \! \le \! 12V$                  |         |    | +200 | mV |
|-------------------------------------------|-----------------------------|-----------------------------------------------------------|---------|----|------|----|
| Negative-going input<br>threshold voltage | V <sub>IT-</sub>            | $-7V \! \leq \! V_{\rm CM} \! \leq \! 12V$                | -200    |    |      | mV |
| Hysteresis voltage                        | $\mathbf{V}_{\mathrm{hys}}$ | $-7V \! \leq \! V_{\rm CM} \! \leq \! 12V$                | 10      | 30 |      | mV |
| High-level output<br>voltage              | V <sub>OH</sub>             | $I_{OUT} = -2.5 \text{mA},$<br>$V_{ID} = +200 \text{ mV}$ | VCC-1.5 |    |      | V  |
| Low-level output voltage                  | V <sub>OL</sub>             | $I_{OUT} = +2.5 \text{mA},$<br>$V_{ID} = -200 \text{ mV}$ |         |    | 0.4  | V  |
| Tristate leakage current                  | I <sub>OZR</sub>            | $0.4V < V_0 < 2.4V$                                       |         |    | ±1   | uA |
| Receiver input<br>resistance              | R <sub>IN</sub>             | $-7V \! \le \! V_{\rm CM} \! \le \! 12V$                  | 96      |    |      | kΩ |
| Receiver short-circuit<br>current         | I <sub>OSR</sub>            | $0V \le V_0 \le VCC$                                      | ±8      |    | ±60  | mA |

(unless otherwise stated VCC=3.3V±10%, Temp=TMIN~TMAX, typical value is VCC=+3.3V, Temp=25°C)

## Supply current

| Parameter        | Symbol            | Test conditions | Min. | Тур. | Max. | Unit |
|------------------|-------------------|-----------------|------|------|------|------|
|                  | Т                 | /RE=0V,         |      | 520  | 800  |      |
| Supply current   | I <sub>CC1</sub>  | DE = 0 V        |      | 520  |      | uA   |
|                  | I <sub>CC2</sub>  | /RE=VCC,        |      | 540  | 700  |      |
|                  |                   | DE=VCC          |      | 540  |      | uA   |
| Shutdown current | I <sub>SHDN</sub> | /RE=VCC,        |      | 0.5  | 10   |      |
| Shutdown current |                   | DE=0V           |      | 0.5  |      | uA   |

## Driver switching characteristics

| Parameter                                     | Symbol           | Test conditions                                      | Min. | Тур. | Max. | Unit |
|-----------------------------------------------|------------------|------------------------------------------------------|------|------|------|------|
| Driver differential<br>output delay           | t <sub>DD</sub>  | $R_{DIFF} = 60\Omega$ ,                              |      | 10   | 35   | ns   |
| Driver differential<br>output transition time | t <sub>TD</sub>  | $C_{L1} = C_{L2} = 100 \text{pF}$<br>(see fig. 3, 4) |      | 12   | 25   | ns   |
| Driver propagation<br>delay, low-to-high      | t <sub>PLH</sub> | $R_{\text{DIFF}} = 27\Omega,$                        |      | 8    | 35   | ns   |
| Driver propagation<br>delay, high-to-low      | t <sub>PHL</sub> | (see fig. 3, 4)                                      |      | 8    | 35   | ns   |



| t <sub>PLH</sub> -t <sub>PHL</sub>            | t <sub>PDS</sub> |                                          | 1   | 8   | ns |
|-----------------------------------------------|------------------|------------------------------------------|-----|-----|----|
| Driver enable to<br>output high               | $t_{\rm PZH}$    | $R_L = 110\Omega$ ,                      | 20  | 90  | ns |
| Driver enable to<br>output low                | $t_{PZL}$        | (see fig. 5, 6)                          | 20  | 90  | ns |
| Driver disable time<br>from low               | $t_{PLZ}$        | $R_{L} = 110\Omega,$                     | 20  | 80  | ns |
| Driver disable time<br>from high              | $t_{\rm PHZ}$    | (see fig. 5, 6)                          | 20  | 80  | ns |
| Driver enable from<br>shutdown to output high | t <sub>DSH</sub> | $R_{L} = 110\Omega$ ,<br>(see fig. 5, 6) | 500 | 900 | ns |
| Driver enable from<br>shutdown to output low  | $t_{\rm DSL}$    | $R_{L} = 110\Omega$ ,<br>(see fig. 5, 6) | 500 | 900 | ns |

### Receiver switching characteristics

| Parameter                                       | Symbol            | Test conditions                         | Min. | Тур. | Max. | Unit |
|-------------------------------------------------|-------------------|-----------------------------------------|------|------|------|------|
| Receiver input to output<br>delay (low to high) | t <sub>RPLH</sub> |                                         |      | 80   | 150  | ns   |
| Receiver input to output<br>delay (high to low) | t <sub>RPHL</sub> | C <sub>L</sub> =15pF<br>(see fig. 7, 8) |      | 80   | 150  | ns   |
| t <sub>RPLH</sub> t <sub>RPHL</sub>             | t <sub>RPDS</sub> |                                         |      | 7    | 10   | ns   |
| Receiver enable to<br>output low                | t <sub>RPZL</sub> | C <sub>L</sub> =15pF<br>(see fig. 7, 8) |      | 20   | 50   | ns   |
| Receiver enable to<br>output high               | t <sub>RPZH</sub> | C <sub>L</sub> =15pF<br>(see fig. 7, 8) |      | 20   | 50   | ns   |
| Receiver disable time<br>from low               | t <sub>PRLZ</sub> | C <sub>L</sub> =15pF<br>(see fig. 7, 8) |      | 20   | 45   | ns   |
| Receiver disable time<br>from high              | t <sub>PRHZ</sub> | C <sub>L</sub> =15pF<br>(see fig. 7, 8) |      | 20   | 45   | ns   |
| Receiver enable from<br>shutdown to output high | t <sub>RPSH</sub> | C <sub>L</sub> =15pF<br>(see fig. 7, 8) |      | 200  | 1400 | ns   |
| Receiver enable from<br>shutdown to output low  | t <sub>rpsl</sub> | C <sub>L</sub> =15pF<br>(see fig. 7, 8) |      | 200  | 1400 | ns   |
| Time to shutdown                                | t <sub>shdn</sub> | NOTE2                                   | 80   |      | 300  | ns   |

NOTE2: The device is put into shutdown by bringing RE high and DE low. If the enable inputs are in this state for less than 80ns, the device is guaranteed not to enter shutdown. If the enable inputs are in this state for at least 300ns, the device is guaranteed to have entered shutdown.

Function table

| Driver                           |     |       |     |     |  |  |
|----------------------------------|-----|-------|-----|-----|--|--|
| Cont                             | rol | Input | Out | put |  |  |
| /RE                              | DE  | DI    | Α   | В   |  |  |
| X                                | 1   | 1     | Н   | L   |  |  |
| х                                | 1   | 0     | L   | Н   |  |  |
| 0                                | 0   | X     | Z   | Z   |  |  |
| 1 0 X Z(shutdown)                |     |       |     |     |  |  |
| X: don't care; Z: high impedance |     |       |     |     |  |  |

| Neceivei                        |      |                        |        |  |  |  |  |
|---------------------------------|------|------------------------|--------|--|--|--|--|
| Con                             | trol | Input                  | Output |  |  |  |  |
| /RE                             | DE   | A-B                    | RO     |  |  |  |  |
| 0                               | X    | ≥200mV                 | н      |  |  |  |  |
| 0                               | X    | <b>≤-200m</b> V        | L      |  |  |  |  |
| 0                               | X    | Open/short-<br>circuit | н      |  |  |  |  |
| 1                               | X    | X                      | Z      |  |  |  |  |
| X:don't care; Z: high impedance |      |                        |        |  |  |  |  |

#### Receiver

# 

Test circuit



# UMW ®®®®&

## SP3485E







### General description

#### 1 Brief description

The SP3485 is a full-duplex high-speed trasceiver for RS-485/RS-422 communication, and includes one driver and one receiver. It has fail-safe, over-voltage protection and over-current protection. The SP3485 allows error-free data transmission up to 12Mbps.

#### 2 Allowing up to 256 transceivers on the bus

The standard RS-485 receiver has an input impedance of  $12k\Omega$  (1 unit load), and the standard driver can drive up to 32 unit loads. The receiver of the SP3485 transceiver has a 1/8 unit load receiver input impedance (96k $\Omega$ ), allowing up to 256 transceivers to be connected in parallel on one bus. These devices can be combined arbitrarily, or combined with other RS-485 transceivers, as long as the total load does not exceed 32 units.

#### 3 Driver output protection

Two mechanisms are used to avoid faults or bus collisions that cause excessive output current and excessive power consumption. First, over-current protection provides fast short-circuit protection over the entire common-mode voltage range (refer to the typical operating characteristics). Second, the thermal shutdown circuit forces the driver output into a high-impedance state when the die temperature exceeds 140° C.

#### 4 Typical applications

**4.1 Bus networking:** The SP3485 RS485 transceiver is designed for bidirectional data communication on multi-point bus transmission lines. Figure 9 shows a typical network application circuit. These devices can also be used as linear repeaters with cables longer than 4000 feet. In order to reduce reflections, terminal matching should be done at both ends of the transmission line with their characteristic impedance, and the length of the branch wires other than the main line should be as short as possible.



Fig. 9 Bus-type RS485 half-duplex communication network

**4.2 Hand-in-hand networking:** Also known as daisy chain topology, it is the standard and specification of RS485 bus wiring, and is the recommended RS485 bus topology for organizations such as TIA. The wiring mode is that the master device and multiple slave devices form a hand-in-hand connection with no branch left, as shown in Figure 10. This wiring method has the advantages of small signal reflection and high communication success rate.



Fig. 10 Hand-in-hand type RS485 half-duplex communication network

**4.3 Bus port protection:** In harsh environments, RS485 communication ports are usually protected against static electricity, lightning and surge protection, etc. and it is even necessary to prevent 380V power supply access to avoid damage of smart meters and industrial control hosts. Figure 11 shows 3 common kinds of RS485 bus port protection schemes.

The first scheme is to connect the TVS device to the protection ground in parallel with the AB port, the TVS device in parallel with the AB port, the thermistor in series with the AB port and the gas discharge tube is connected to the protection ground to form a three-level protection scheme.

The second scheme is a three-level protection scheme including TVS connected to the ground in parallel with AB, the thermistor in series and the varistor in parallel with AB.

The third one includes pull-down resistors connected to the power supply and ground respectively for AB, TVS between AB and the thermistor connected to A or B port.





Fig. 11 Bus port protection scheme