

## 16-Channel PWM Constant Current LED Driver for 1:32 Time-Multiplexing Applications

#### **Features**

- 3V-5.5V supply voltage
- 16 constant current output channels
- Constant output current range:
  - 0.5~20mA @ 5V supply voltage
  - 0.5~15mA @ 3.3V supply voltage
- Excellent output current accuracy: Between channels:: <±2.5% (Max.) Between ICs: <±3% (Max.)
- **Digital Power-On-Reset**
- Built-in 16K-bit SRAM to support time-multiplexing for 1 ~ 32 scans
- 14-bit /13-bit color depth PWM control to improve visual refresh rate
- 6-bit current gain, 12.5%~100%
- LED failure isolation
  - -LED failure induced cross elimination
- Compulsory LED open detection
- Integrating ghost elimination circuit
- Improvement of high contrast interference •
- GCLK multiplier technology
- Support double refresh mode
- Maximum data clock frequency: 30MHz@VDD=5V
- Maximum gray-scale clock frequency: 33MHz @VDD=5V

## **Product Description**

MBI5253 is designed for LED video applications using internal Pulse Width Modulation (PWM) control with selectable 14-bit / 13-bit color depth. MBI5253 features a 16-bit shift register which converts serial input data into each pixel's gray scale of the output port. Sixteen regulated current ports are designed to provide uniform and constant current sinks for driving LEDs with a wide range of V<sub>F</sub> variations. The output current can be preset through an external resistor. The innovative architecture with embedded SRAM is designed to support up to 1:32 time-multiplexing applications. Users only need to send the whole frame data once and to store in the embedded SRAM of the LED driver, instead of sending every time when the scan line is changed. It helps to save the data bandwidth and to achieve high grayscale with very low data clock rate. With scan-type Scrambled-PWM (S-PWM) technology, MBI5253 enhances PWM by scrambling the "on" time of each scan line into several "on" periods and sequentially drives each scan line for a short "on" period. The enhancement equivalently increases the visual refresh rate of scan-type LED displays. In addition, the innovative GCLK multiplier technique doubles visual refresh rate.

MBI5253 drives the corresponding LEDs to the brightness specified by image data. With MBI5253, all output channels can be built with 14-bit color depth (16,384 gray scales). When building a 14-bit color depth video, S-PWM technology reduces the flickers and improves the image fidelity.



Through compulsory error detection, MBI5253 detects individual LED for open-circuit errors without extra components. MBI5253 equipped an innovative cross elimination function, and it solves the cross phenomenon induced by failure LEDs. Besides, integrated ghost elimination and high contrast interference circuit eases the ghost problems and improve image contrast.

#### **Block Diagram**



Figure 1



**Pin Configuration** 

#### R-EXT GCLK DCLK VDD SDO SDI 23 22 21 20 19 24 18 OUT15 LE OUT0 2 17 OUT14 OUT1 3 16 OUT13 OUT2 4 15 OUT12 OUT3 5 14 OUT11 OUT4 67 13 OUT10 8 q 10 11 12 OUT5 OUT6 GND OUT8 OUT9 OUT7 MBI5253GFN

### **Terminal Description**

| Pin Name                                | Function                                                                                                                                    |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| GND                                     | Ground terminal for control logic and current sink                                                                                          |
| SDI                                     | Serial-data input to the shift register                                                                                                     |
| DCLK                                    | Clock input terminal used to shift data on rising edge and carries command information when LE is asserted.                                 |
| LE                                      | Data strobe terminal and controlling command with DCLK                                                                                      |
| $\overline{OUT0} \sim \overline{OUT15}$ | Constant current output terminals                                                                                                           |
| GCLK                                    | Gray scale clock terminal<br>Clock input for gray scale. The gray scale display is counted by gray scale<br>clock compared with input data. |
| SDO                                     | Serial-data output to the receiver-end SDI of next LED driver                                                                               |
| R-EXT                                   | Input terminal used to connect an external resistor for setting up output current for all output channels                                   |
| VDD                                     | 3.3V/5V supply voltage terminal                                                                                                             |

## **Equivalent Circuits of Inputs and Outputs**





**SDO Terminal** 



#### **Maximum Rating**

| Charact                    | eristic                                                 | Symbol                          | Rating                    | Unit  |
|----------------------------|---------------------------------------------------------|---------------------------------|---------------------------|-------|
| Supply Voltage             |                                                         | V <sub>DD</sub>                 | 0~5.5                     | V     |
| Input Pin Voltage (SDI, DC | _K, GCLK, LE)                                           | V <sub>IN</sub>                 | -0.4~V <sub>DD</sub> +0.4 | V     |
| Sustaining Voltage at OUT  | Port                                                    | V <sub>DS</sub>                 | -0.5 ~ +11                | V     |
| Output Current             |                                                         | I <sub>OUT</sub>                | +22                       | mA    |
| GND Terminal Current       |                                                         | I <sub>GND</sub>                | 360                       | mA    |
| Power Dissipation          | GP Туре                                                 | 5                               | 1.79                      |       |
| (On 4 Layer PCB, Ta=25°C   | )* GFN Type                                             | P <sub>D</sub>                  | 3.12                      | W     |
| Thermal Resistance         | GP Туре                                                 |                                 | 69.5                      | °C AN |
| (On 4 Layer PCB, Ta=25°C   | )* GFN Type                                             | R <sub>th(j-a)</sub>            | 40.01                     | °C/W  |
| Junction Temperature       |                                                         | T <sub>j</sub> , <sub>max</sub> | 150**                     | °C    |
| Operating Ambient Temper   | ature                                                   | T <sub>opr</sub>                | -40~+85                   | °C    |
| Storage Temperature        |                                                         | T <sub>stg</sub>                | -55~+150                  | °C    |
|                            | HBM (MIL-STD-883G<br>Method 3015.7, Human<br>Body Mode) | НВМ                             | Class 3A<br>(5KV)         | -     |
| ESD Rating                 | MM (JEDEĆ<br>EIA/JESD22-A115,<br>Machine Mode)          | ММ                              | Class M4<br>(≧400V)       | -     |

\*The PCB size is 76.2mm\*114.3mm in simulation. Please refer to JEDEC JESD51.

\*\* Operation at the maximum rating for extended periods may reduce the device reliability; therefore, the suggested junction temperature of the device is under 125°C.

Note: The performance of thermal dissipation is strongly related to the size of thermal pad, thickness and layer numbers of the PCB. The empirical thermal resistance may be different from simulative value. User should plan for expected thermal dissipation performance by selecting package and arranging layout of the PCB to maximize the capability.

## Electrical Characteristics ( $V_{DD}$ =5.0V, Ta=25°C)

|                                                     |              |                         | DTS                                                                          |                          |                                 |      |                                 |       |
|-----------------------------------------------------|--------------|-------------------------|------------------------------------------------------------------------------|--------------------------|---------------------------------|------|---------------------------------|-------|
| Characterist                                        | ics          | Symbol                  | Cond                                                                         | dition                   | Min.                            | Тур. | Max.                            | Unit  |
| Supply Voltage                                      |              | V <sub>DD</sub>         |                                                                              | -                        | 4.5                             | 5.0  | 5.5                             | V     |
| Sustaining Voltage                                  | e at         | V <sub>DS</sub>         | OUT0~ OUT15                                                                  |                          | -                               | -    | 7.0                             | V     |
|                                                     |              | I <sub>OUT</sub>        | Refer to "Test Cir<br>Characteristics"                                       | cuit for Electrical      | 0.5                             | -    | 20                              | mA    |
| Output Current                                      |              | I <sub>OH</sub>         | SDO                                                                          |                          | -                               | -    | -1.0                            | mA    |
|                                                     |              | I <sub>OL</sub>         | SDO                                                                          |                          | -                               | -    | 1.0                             | mA    |
|                                                     | "H"<br>level | VIH                     | Ta=-40~85°C                                                                  |                          | $0.7 \mathrm{xV}_{\mathrm{DD}}$ | -    | $V_{DD}$                        | V     |
| nput Voltage <u>"L"</u><br>leve                     |              | VIL                     | Ta=-40~85ºC                                                                  |                          | GND                             | -    | $0.3 \mathrm{xV}_{\mathrm{DD}}$ | V     |
| Output Leakage C                                    | urrent       | I <sub>OH</sub>         | V <sub>DS</sub> =5.4V                                                        |                          | -                               | -    | 0.5                             | μA    |
|                                                     | SDO          | V <sub>OL</sub>         | I <sub>OL</sub> =+1.0mA                                                      |                          | -                               | -    | 0.4                             | V     |
| Output Voltage                                      | 500          | V <sub>OH</sub>         | I <sub>OH</sub> =-1.0mA                                                      |                          | 4.6                             | -    | -                               | V     |
| Current Skew (Cha                                   | annel)       | dl <sub>out1</sub>      | I <sub>OUT</sub> =0.5mA<br>V <sub>DS</sub> =1.0V                             | R <sub>ext</sub> =28.8kΩ | -                               | ±1.5 | ±2.5                            | %     |
| Current Skew (IC)                                   |              | dl <sub>OUT2</sub>      | I <sub>OUT</sub> =0.5mA<br>V <sub>DS</sub> =1.0V<br>R <sub>ext</sub> =28.8kΩ |                          | -                               | ±1.5 | ±3                              | %     |
| Output Current vs.<br>Output Voltage<br>Regulation* |              | %/dV <sub>DS</sub>      | V <sub>DS</sub> within<br>1.0V and 3.0V,                                     |                          | -                               | ±0.1 | ±0.3                            | % / V |
| Output Current vs.<br>Supply Voltage<br>Regulation* |              | %/dV <sub>DD</sub>      | V <sub>DD</sub> within 4.5V a                                                | nd 5.5V                  | -                               | ±1.0 | ±2.0                            | % / V |
| Pull-down Resistor                                  |              | R <sub>IN</sub> (down)  | LE                                                                           |                          |                                 | 100  |                                 | KΩ    |
| Supply Current                                      |              | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> =Open, outo ~                                               | OUT15 =Off               |                                 | 10.2 | 11.5                            | mA    |
| (DCLK=GCLK                                          | "Off"        | I <sub>DD</sub> (off) 2 | R <sub>ext</sub> =28.8kΩ , <sub>OUTO</sub>                                   | ~ 00T15 =Off             |                                 | 12.2 | 13.5                            | mA    |
| =0Hz)                                               |              | I <sub>DD</sub> (off) 3 | R <sub>ext</sub> =1.4kΩ, <sub>OUT0</sub> ~                                   | OUT15 =Off               |                                 | 14.2 | 15.5                            | mA    |
| Supply Current                                      | "On"         | I <sub>DD</sub> (on) 2  | $R_{ext}=28.8k\Omega$ , $\overline{OUTO}$                                    | ~ OUT15 =ON              |                                 | 12.2 | 13.5                            | mA    |
| (GCLK=20Hz)                                         |              | I <sub>DD</sub> (on) 3  | R <sub>ext</sub> =1.4kΩ, <sub>OUT0</sub> ~                                   | OUT15 =ON                |                                 | 14.2 | 15.5                            | mA    |

\*One channel on.

## Electrical Characteristics ( $V_{DD}$ =3.3V, Ta=25°C)

|                                         |           |                         | DTS                                                                          |                      |                                 |      |                                 |       |
|-----------------------------------------|-----------|-------------------------|------------------------------------------------------------------------------|----------------------|---------------------------------|------|---------------------------------|-------|
| Characteris                             | tics      | Symbol                  | Conc                                                                         | dition               | Min.                            | Тур. | Max.                            | Unit  |
| Supply Voltage                          |           | V <sub>DD</sub>         |                                                                              | -                    | 3.0                             | 3.3  | 3.6                             | V     |
| Sustaining Voltage<br>Ports             | e at OUT  | V <sub>DS</sub>         | OUT0~ OUT15                                                                  | 5                    | -                               | -    | 7.0                             | V     |
|                                         |           | I <sub>OUT</sub>        | Refer to "Test Ci<br>Characteristics"                                        | rcuit for Electrical | 0.5                             | -    | 10                              | mA    |
| Output Current                          |           | I <sub>OH</sub>         | SDO                                                                          |                      | -                               | -    | -1.0                            | mA    |
|                                         |           | I <sub>OL</sub>         | SDO                                                                          |                      | -                               | -    | 1.0                             | mA    |
| Input Voltage                           | "H" level | V <sub>IH</sub>         | Ta=-40~85°C                                                                  |                      | $0.7 \mathrm{xV}_{\mathrm{DD}}$ | -    | $V_{\text{DD}}$                 | V     |
| input voltage                           | "L" level | V <sub>IL</sub>         | Ta=-40~85°C                                                                  |                      | GND                             | -    | $0.3 \mathrm{xV}_{\mathrm{DD}}$ | V     |
| Output Leakage C                        | urrent    | I <sub>ОН</sub>         | V <sub>DS</sub> =3.7V                                                        |                      | -                               | -    | 0.5                             | μA    |
| Output Voltage SDO                      |           | V <sub>OL</sub>         | I <sub>OL</sub> =+1.0mA                                                      |                      | -                               | -    | 0.4                             | V     |
| Output voltage                          | 500       | V <sub>OH</sub>         | I <sub>OH</sub> =-1.0mA                                                      |                      | 2.9                             | -    | -                               | V     |
| Current Skew (Cha                       | annel)    | dl <sub>out</sub>       | I <sub>OUT</sub> =0.5mA<br>V <sub>DS</sub> =1.0V<br>R <sub>ext</sub> =28.8kΩ |                      | -                               | ±1.5 | ±2.5                            | %     |
| Current Skew (IC)                       |           | dl <sub>OUT2</sub>      | I <sub>OUT</sub> =0.5mA<br>V <sub>DS</sub> =1.0V                             | DUT=0.5mA            |                                 | ±1.5 | ±3                              | %     |
| Output Current vs.<br>Output Voltage Re |           | %/dV <sub>DS</sub>      | V <sub>DS</sub> within 1.0V and 3.0V,                                        |                      | -                               | ±0.1 | ±0.3                            | % / V |
| Output Current vs.<br>Supply Voltage Re |           | %/dV <sub>DD</sub>      | $V_{DD}$ within 3.0V a                                                       | and 3.6V             | -                               | ±1.0 | ±2.0                            | % / V |
| Pull-down Resistor                      | r         | R <sub>IN</sub> (down)  | LE                                                                           |                      |                                 | 100  |                                 | KΩ    |
|                                         |           | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> =Open, outo ~                                               | OUT15 =Off           |                                 | 9.7  | 11                              |       |
| Supply                                  | "Off"     | I <sub>DD</sub> (off) 2 | $R_{ext}=28.8k\Omega$ , $\overline{OUTC}$                                    | ō∼ OUT15 =Off        |                                 | 11.7 | 13                              |       |
| Current<br>(DCLK=GCLK                   |           | I <sub>DD</sub> (off) 3 | $R_{ext}=1.4k\Omega, \overline{OUTO} \sim$                                   | OUT15 =Off           |                                 | 13.7 | 15                              | mA    |
| =0Hz)                                   | "On"      | I <sub>DD</sub> (on) 2  |                                                                              |                      |                                 | 11.7 | 13                              |       |
|                                         | On        | I <sub>DD</sub> (on) 3  | $R_{ext}=1.4k\Omega, \overline{OUTO} \sim$                                   | - OUT15 =ON          |                                 | 13.7 | 15                              | ]     |

\*One channel on.

#### **Test Circuit for Electrical Characteristics**



Figure 2

| Switching C                                  | witching Characteristics (V <sub>D</sub> |                      |                                                           |      |      |      |      |  |  |  |  |  |  |
|----------------------------------------------|------------------------------------------|----------------------|-----------------------------------------------------------|------|------|------|------|--|--|--|--|--|--|
| Cha                                          | racteristics                             | Symbol               | Condition                                                 | Min. | Тур. | Max. | Unit |  |  |  |  |  |  |
|                                              | SDI - DCLK↑                              | t <sub>SU0</sub>     |                                                           | 5    | -    | -    | ns   |  |  |  |  |  |  |
|                                              | LE↑ – DCLK↑                              | t <sub>SU1</sub>     |                                                           | 8    | -    | -    | ns   |  |  |  |  |  |  |
| Setup Time                                   | LE↓(vsync/swrst) – GCLK                  | t <sub>SU2</sub>     |                                                           | 1200 |      |      | ns   |  |  |  |  |  |  |
|                                              | LE↓ – DCLK↑                              | tsu3***              |                                                           | 50   |      |      | ns   |  |  |  |  |  |  |
|                                              | DCLK↑ - SDI                              | t <sub>H0</sub>      |                                                           | 6    | -    | -    | ns   |  |  |  |  |  |  |
| Hold Time                                    | DCLK↑ - LE                               | t <sub>H1</sub>      |                                                           | 8    | -    | -    | ns   |  |  |  |  |  |  |
|                                              | GCLK – LE↓(vsync/swrst)                  | t <sub>H2</sub>      | V <sub>DD</sub> =5.0V<br>V <sub>IH</sub> =V <sub>DD</sub> | 300  |      |      | ns   |  |  |  |  |  |  |
|                                              | DCLK – SDO                               | t <sub>PD0</sub>     | V <sub>IL</sub> =GND                                      | -    | 22   | 25   | ns   |  |  |  |  |  |  |
| Propagation Delay<br>Time                    | $GCLK - \overline{OUT2n}^*$              | t <sub>PD1</sub>     | R <sub>ext</sub> =1.4kΩ<br>V <sub>DS</sub> =1V            | -    | 35   | -    | ns   |  |  |  |  |  |  |
| Time GCLK - OU I 2n "                        |                                          | t <sub>PD2</sub> *** | R <sub>L</sub> =300Ω                                      | -    | 30   | 40   | ns   |  |  |  |  |  |  |
| Pulse Width                                  | LE                                       | t <sub>w(LE)</sub>   | C <sub>L</sub> =10pF<br>C <sub>1</sub> =100nF             | 15   |      |      | ns   |  |  |  |  |  |  |
| Command to comma                             | ind                                      | tcc                  | C <sub>2</sub> =10µF                                      | 50   | -    | -    | ns   |  |  |  |  |  |  |
| Data Clock Frequence                         | Cy                                       | F <sub>DCLK</sub>    | - C <sub>SDO</sub> =10pF<br>V <sub>LED</sub> =4.0V        | -    | -    | 30   | MHz  |  |  |  |  |  |  |
| Gray Scale Clock Fre                         | equency                                  | F <sub>GCLK</sub>    |                                                           | -    | -    | 33   | MHz  |  |  |  |  |  |  |
| Gray Scale Clock Fre<br>(The function of GCL | equency<br>K doubling is enabled)        | F <sub>GCLK</sub>    |                                                           | -    | -    | 16.6 | MHz  |  |  |  |  |  |  |
| Min Clock(GCLK/DC                            | LK) pulse width****                      | t <sub>W(CLK)</sub>  |                                                           | 12   | -    | -    | Ns   |  |  |  |  |  |  |
| Ratio of (GCLK freq)                         | /(DCLK freq)                             | R(GCLK/DCLK)         |                                                           | 20   | -    | -    | %    |  |  |  |  |  |  |
| Compulsory error de                          | tection operation time***                | t <sub>ERR-C</sub>   |                                                           | 700  | -    | -    | ns   |  |  |  |  |  |  |
| Output Rise Time of                          | Output Ports                             | t <sub>OR</sub>      |                                                           |      | 15   | 25   | ns   |  |  |  |  |  |  |
| Output Fall Time of C                        | Dutput Ports                             | t <sub>OF</sub>      |                                                           |      | 15   | 25   | ns   |  |  |  |  |  |  |
| Dead time positive le                        | vel                                      | tdth                 |                                                           | 300  |      |      | ns   |  |  |  |  |  |  |
| Dead time negative l                         | evel                                     | tdtl                 |                                                           | 1200 |      |      | ns   |  |  |  |  |  |  |

for 1:32 Time-multiplexing Applications **Switching Characteristics (Vpg=5.0V, Ta=25°C)** 

\*Output waveforms have good uniformity among channels.

\*\* Refer to the Timing Waveform, where n=0, 1, 2, 3, 4, 5, 6, 7.

\*\*\*In timing of "configuration read", the next DCLK rising edge should be  $t_{PD2}$  after LE's falling edge.

\*\*\*\*The Gray Scale Clock period must be 50% duty cycle when the function of GCLK multiplier is enabled.

\*\*\*\*\*Users have to leave more time than the maximum error detection time for the error detection.

| Switching C                                  | haracteristics (                                          |                          | 2 Time-mul<br>- <b>Ta=25°C</b> )                          | tiplex | ing A | pplica | ations |
|----------------------------------------------|-----------------------------------------------------------|--------------------------|-----------------------------------------------------------|--------|-------|--------|--------|
|                                              | racteristics                                              | Symbol                   | Condition                                                 | Min.   | Тур.  | Max.   | Unit   |
|                                              | SDI - DCLK↑                                               | t <sub>SU0</sub>         |                                                           | 7      | -     |        | ns     |
|                                              | LE – DCLK↑                                                | t <sub>su1</sub>         |                                                           | 10     | -     |        | ns     |
| Setup Time                                   | LE↓(vsync/swrst) –<br>GCLK                                | t <sub>SU2</sub>         |                                                           | 1200   |       |        | ns     |
|                                              | LE↓ – DCLK↑                                               | tsu3***                  |                                                           | 52     |       |        | ns     |
|                                              | DCLK↑ - SDI                                               | t <sub>H0</sub>          |                                                           | 8      | -     |        | ns     |
| Hold Time                                    | DCLK↑ - LE                                                | t <sub>H1</sub>          |                                                           | 10     | -     |        | ns     |
|                                              | GCLK –<br>LE↓(vsync/swrst)                                | t <sub>H2</sub>          | V <sub>DD</sub> =3.3V<br>V <sub>IH</sub> =V <sub>DD</sub> | 300    |       |        | ns     |
|                                              | DCLK – SDO                                                | t <sub>PD0</sub>         | V <sub>IL</sub> =GND                                      | -      | 25    |        | ns     |
| Propagation Delay<br>Time                    | $\operatorname{GCLK} - \operatorname{\overline{OUT2n}}^*$ | t <sub>PD1</sub>         | R <sub>ext</sub> =1.4kΩ<br>V <sub>DS</sub> =1V            | -      | 45    |        | ns     |
|                                              | LE – SDO                                                  | t <sub>PD2</sub> ***     | $R_{L}=300\Omega$                                         | -      | 40    |        | ns     |
| Pulse Width                                  | LE                                                        | t <sub>w(LE)</sub>       | C <sub>L</sub> =10pF<br>C <sub>1</sub> =100nF             | 16     |       |        | ns     |
| Command to comma                             | ind                                                       | tcc                      | С <sub>2</sub> =10µF<br>С <sub>SDO</sub> =10pF            | 52     | -     | -      | ns     |
| Data Clock Frequence                         | су                                                        | F <sub>DCLK</sub>        | $V_{LED}=4.0V$                                            | -      | -     | 25     | MHz    |
| Gray Scale Clock Fre                         | equency                                                   | F <sub>GCLK</sub>        |                                                           | -      | -     | 20     | MHz    |
| Gray Scale Clock Fre<br>(The function of GCL | equency<br>K doubling is enabled)                         | F <sub>GCLK</sub>        |                                                           | -      | -     | 10     | MHz    |
| Min Clock(GCLK/DC                            | LK) pulse width****                                       | t <sub>W(CLK)</sub>      |                                                           | 13     |       |        | Ns     |
| Ratio of (GCLK freq)                         | /(DCLK freq)                                              | R <sub>(GCLK/DCLK)</sub> |                                                           | 20     |       | -      | %      |
| Compulsory error de                          | tection operation time***                                 | t <sub>ERR-C</sub>       |                                                           | 700    | -     | -      | ns     |
| Output Rise Time of                          | Output Ports                                              | t <sub>OR</sub>          |                                                           |        | 25    | 35     | ns     |
| Output Fall Time of Output Ports             |                                                           | t <sub>OF</sub>          |                                                           |        | 25    | 35     | ns     |
| Dead time positive le                        | evel                                                      | tdth                     |                                                           | 300    |       |        | ns     |
| Dead time negative l                         | evel                                                      | tdtl                     |                                                           | 1200   |       |        | ns     |

\*Output waveforms have good uniformity among channels.

\*\* Refer to the Timing Waveform, where n=0, 1, 2, 3, 4, 5, 6, 7.

\*\*\*In timing of "configuration read", the next DCLK rising edge should be t<sub>PD2</sub> after LE's falling edge.

\*\*\*\*The Gray Scale Clock period must be 50% duty cycle when the function of GCLK multiplier is enabled.

\*\*\*\*\*Users have to leave more time than the maximum error detection time for the error detection.

#### for 1:32 Time-multiplexing Applications **Test Circuit for Switching Characteristics** IDD V<sub>DD</sub> +c₁ lout VDD $\mathsf{V}_{\mathsf{IH}}\,,\mathsf{V}_{\mathsf{IL}}$ SDI DCLK Function Generator LE OUT15 GCLK SDO R-EXT GND V<sub>LED</sub> → C<sub>2</sub> Rext ≤ $V_{IH} = VDD$ $C_{\text{SDO}}$ $V_{IL} = 0 V$ •••••



## **Timing Waveform**









#### **Control Command**

| _                                            | Signals ( | Combination                           | Description                                                                                                                   |  |  |  |  |  |  |  |
|----------------------------------------------|-----------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                                              | Signals C | Number of DCLK                        |                                                                                                                               |  |  |  |  |  |  |  |
| Command Name                                 | LE        | Rising Edge<br>when LE is<br>asserted | The Action after a Falling Edge of LE                                                                                         |  |  |  |  |  |  |  |
| stop compulsory<br>error detection           | High      | 1                                     | Stop compulsory error detection.                                                                                              |  |  |  |  |  |  |  |
| Individual Latch                             | High      | 1                                     | Serial data are transferred to the buffers                                                                                    |  |  |  |  |  |  |  |
| Vertical Sync                                | High      | 2                                     | Display frame will be updated                                                                                                 |  |  |  |  |  |  |  |
| Write<br>Configuration*                      | High      | 4                                     | Serial data are transferred to the "configuration register"                                                                   |  |  |  |  |  |  |  |
| Read<br>Configuration                        | High      | 5                                     | Serial data are transferred from the "configuration register"                                                                 |  |  |  |  |  |  |  |
| Compulsory error<br>detection(open<br>error) | High      | 7                                     | Start compulsory error detection(open error detection)                                                                        |  |  |  |  |  |  |  |
| Write 2 <sup>nd</sup><br>Configuration*      | High      | 8                                     | Serial data are transferred to the "2 <sup>nd</sup> configuration register"                                                   |  |  |  |  |  |  |  |
| Read 2 <sup>nd</sup><br>Configuration        | High      | 9                                     | Serial data are transferred from the "2 <sup>nd</sup> configuration register"                                                 |  |  |  |  |  |  |  |
| Software reset                               | High      | 10                                    | Reset all the digital part<br>(not including configure registers)                                                             |  |  |  |  |  |  |  |
| Enable all<br>outputs*                       | High      | 11                                    | All 16 channel turn-on                                                                                                        |  |  |  |  |  |  |  |
| Disable all<br>outputs*                      | High      | 12                                    | All 16 channel turn-off                                                                                                       |  |  |  |  |  |  |  |
| Confirm command                              | High      | 14                                    | Confirm command needs to be sent before "write configure,<br>enable all outputs, disable all outputs and test mode" commands. |  |  |  |  |  |  |  |
| Write 3 <sup>rd</sup><br>Configuration*      | High      | 16                                    | Serial data are transferred to the "3 <sup>rd</sup> configuration register"                                                   |  |  |  |  |  |  |  |
| Read 3 <sup>rd</sup><br>Configuration        | High      | 17                                    | Serial data are transferred from the "3 <sup>rd</sup> configuration register"                                                 |  |  |  |  |  |  |  |
| Write 4th<br>Configuration*                  | High      | 18                                    | Serial data are transferred to the "4th" configuration register"                                                              |  |  |  |  |  |  |  |
| Read 4th<br>Configuration                    | High      | 19                                    | Serial data are transferred from the "4th" configuration register"                                                            |  |  |  |  |  |  |  |
| Write 5th<br>Configuration*                  | High      | 13                                    | Serial data are transferred to the "5th" configuration register"                                                              |  |  |  |  |  |  |  |
| Read 5th<br>Configuration                    | High      | 21                                    | Serial data are transferred from the "5th" configuration register"                                                            |  |  |  |  |  |  |  |
| Write 6th<br>Configuration*                  | High      | 15                                    | Serial data are transferred to the "5th" configuration register"                                                              |  |  |  |  |  |  |  |
| Read 6th<br>Configuration                    | High      | 22                                    | Serial data are transferred from the "5th" configuration register"                                                            |  |  |  |  |  |  |  |
| , v                                          | High      | 30                                    | Force HW reset active                                                                                                         |  |  |  |  |  |  |  |

\*Those commands can only be activated after Pre-Active command; otherwise, they will be invalid. **Note:** 

a.) Vsync cmd will be valid only after 16 ind\_le cmds been sent at initial => for preventing power-on noise

b.) "Enable all outputs", "Disable all outputs" and all test mode will be disabled after received "ind\_le" cmd The following figure show the waveform spec. for commands which need or need not confirm-cmd ahead:.





## Definition of Configuration Register

| MSB |   |   |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| F   | Е | D | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |

e.g. Default Value

| F | E | D | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |

| Read/Write  | Decem (c                 |                                                                                                                                            | Function                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | Reserve                  | 0(default)                                                                                                                                 | Reserve                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Read/Write  | PWM counting             | 0(default)                                                                                                                                 | PWM is forward counting                                                                                                                                                                                                                                                                                                                                                                                                      |
| iteau/write | mode                     | 1                                                                                                                                          | PWM is backward counting                                                                                                                                                                                                                                                                                                                                                                                                     |
| Pood/M/rito | Turn off LED             | 0(default)                                                                                                                                 | 0: Not turn off LED open channel                                                                                                                                                                                                                                                                                                                                                                                             |
| Reau/White  | open channel             |                                                                                                                                            | 1: Turn off LED open channel                                                                                                                                                                                                                                                                                                                                                                                                 |
| Read/Write  | Number of scan<br>lines  | 00000<br>00001<br>00010<br>00011 (Default)<br>~<br>11111                                                                                   | 00000: 1 lines; 01000: 9 lines; 10000: 17 lines         00001: 2 lines; 01001: 10 lines; 10001: 18 lines         00010: 3 lines; 01010: 11 lines; 10010: 19 lines         00011: 4 lines; 01011: 12 lines         00100: 5 lines; 01100: 13 lines         00101: 6 lines; 01101: 14 lines; 11101: 30 lines         00110: 7 lines; 01110: 15 lines; 11110: 31 lines         00111: 8 lines; 01111: 16 lines; 11111: 32 lines |
| Read/Write  | S-PWM mode               | 0 (Default)                                                                                                                                | <ul> <li>The 16384 GCLKs(14-bit) PWM cycle is divided into 32 sections, each section has 512 GCLKs., User still send 16bit data with 2 bit 0 in LSB bits.</li> <li>Ex., {14'h1234, 2'h0}.</li> <li>The 8192 GCLKs(13-bit) PWM cycle is divided into 16 sections, each section has 512 GCLKs., User still send 16bit data with 3 bit 0 in LSB bits.</li> <li>Ex., {13'h1234, 3'h0}.</li> </ul>                                |
| Read/Write  | GCLK multiplier          | 0 (Default)                                                                                                                                | GCLK multiplier disable<br>GCLK multiplier enable                                                                                                                                                                                                                                                                                                                                                                            |
| Read/Write  | Current Control          | 000,000<br>~                                                                                                                               | [000,000] 12.5%<br>~<br>[111,111] 100%                                                                                                                                                                                                                                                                                                                                                                                       |
|             | Read/Write<br>Read/Write | Read/Write     open channel       Read/Write     Number of scan lines       Read/Write     S-PWM mode       Read/Write     GCLK multiplier | Read/WriteTurn off LED<br>open channel0(default)Read/WriteNumber of scan<br>lines00000<br>00010<br>00011 (Default)<br>~<br>11111Read/WriteS-PWM mode0 (Default)<br>1Read/WriteGCLK multiplier0 (Default)<br>1                                                                                                                                                                                                                |

Default setting of configuration register is 16'h033f

## Definition of 2nd Configuration Register

| MSB |   |   |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| F   | Е | D | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |

e.g. Default Value

| F | E | D | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit   | Attribute  | Definition                 | Value            | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|------------|----------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | Read/Write | Select channel TR          | 0(default)       | 0: high speed(15ns)<br>1: low speed(60ns)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14    | Read/Write | Select channel TF          | 0(default)       | 0: high speed(15ns)<br>1: low speed(60ns)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 13~11 | Read/Write | Ch-turn ON offset          | 000(default)~111 | 000:channel turn ON not shift<br>001:channel turn ON timing shift 1T gclk when<br>channel want to turn ON 1~4T<br>010:channel turn ON timing shift 2T gclk when<br>channel want to turn ON 1~4T<br>011:channel turn ON timing shift 3T gclk when<br>channel want to turn ON 1~4T<br>100:channel turn ON timing shift 4T gclk when<br>channel want to turn ON 1~4T<br>101:channel turn ON timing shift 5T gclk when<br>channel want to turn ON 1~4T<br>110:channel turn ON timing shift 5T gclk when<br>channel want to turn ON 1~4T<br>110:channel turn ON timing shift 5T gclk when<br>channel want to turn ON 1~4T |
| 10    | Read/Write | Double refresh             | 0(default)<br>1  | If this bit=0 && cfg1[7]=0<br>The 16384 GCLKs(14-bit) PWM cycle is divided<br>into 32 sections, each section has 512 GCLKs<br>If this bit=0 && cfg1[7]=1<br>The 8192 GCLKs(13-bit) PWM cycle is divided<br>into 16 sections, each section has 512 GCLKs<br>If this bit=1 && cfg1[7]=0<br>The 16384 GCLKs(14-bit) PWM cycle is divided<br>into 64 sections, each section has 256 GCLKs<br>If this bit=1 && cfg1[7]=1<br>The 8192 GCLKs(13-bit) PWM cycle is divided<br>into 32 sections, each section has 256 GCLKs                                                                                                   |
| 9     | Read/Write | reserve                    | 0(default)       | reserve                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8     | Read/Write | Compensation of low gray 1 | 00(default)~11   | 0: Disable<br>1: Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7     | Read/Write | Reserve                    | 0(default)       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

MBI5253

# 16-Channel PWM Constant Current LED Driver

|     |            |                               | tor 1:32                 | 2 Time-multiplexing Applications                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------------|-------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6~5 | Read/Write | Compensation of low gray 2    | 000<br>(default)<br>~111 | 00: 0 ns,<br>01: 2 ns,<br>10: 4 ns,<br>11: 6 ns                                                                                                                                                                                                                                                                                                                                                               |
| 4   | Read/Write | Compensation of<br>low gray 3 | 0(Default)               | Disable, delta time will not be increased<br>cfg2[3:5] setting matched delta time as following<br>000: 0 ns, 100: 40ns<br>001: 10 ns, 101: 50ns<br>010: 20 ns, 110: 60ns<br>011: 30 ns, 111: 70ns<br>enable, delta time will be increased 80ns<br>cfg2[3:1] setting matched delta time as following<br>000: 80 ns, 100: 120ns<br>001: 90 ns, 101: 130ns<br>010: 100 ns, 110: 140ns<br>011: 110 ns, 111: 150ns |
| 3~1 | Read/Write | Compensation of low gray 4    | 000<br>(default)         | 000: 0 ns, 100: 40ns<br>001: 10 ns, 101: 50ns<br>010: 20 ns, 110: 60ns<br>011: 30 ns, 111: 70ns                                                                                                                                                                                                                                                                                                               |
| 0   | Read/Write | Hardware reset                | 0(default)               | Manual Hardware reset                                                                                                                                                                                                                                                                                                                                                                                         |

#### Default setting of configuration register is 16'h0000

#### Definition of 3th Configuration Register

| MSB    |         |       |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|--------|---------|-------|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| F      | E       | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| e.g. D | Default | Value |   |   |   |   |   |   |   |   |   |   |   |   |     |
| F      | E       | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| 0      | 1       | 1     | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1   |

| Bit   | Attribute  | Definition                       | Value                        | Function                                                                               |
|-------|------------|----------------------------------|------------------------------|----------------------------------------------------------------------------------------|
| 15    | Read/Write | Compensation of<br>dark screen 1 | 0(default)                   | 0:Disable<br>1:Enable                                                                  |
| 14~10 | Read/Write | Compensation of dark screen 2    | 00000<br>~<br>11111(default) | Level setting when SDI=0<br>0,0001~1,1111: Low Level~High Level<br>00000 means disable |
| 9~5   | Read/Write | Compensation of dark screen 3    | 00000<br>~<br>11111(default) | Level setting when SDI=0<br>0,0001~1,1111: Low Level~High Level<br>00000 means disable |
| 4~0   | Read/Write | Compensation of dark screen 4    | 00000<br>~<br>11111(default) | Level setting when SDI=0<br>0,0001~1,1111: Low Level~High Level<br>00000 means disable |

Default setting of configuration register is 16'h7fff

#### Definition of 4th Configuration Register

| MSB    |         |       |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|--------|---------|-------|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| F      | E       | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| e.g. D | Default | Value |   |   |   |   |   |   |   |   |   |   |   |   |     |
| F      | E       | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| 0      | 1       | 1     | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1   |

| Bit   | Attribute  | Definition                      | Value                        | Function                                                                               |
|-------|------------|---------------------------------|------------------------------|----------------------------------------------------------------------------------------|
| 15    | Read/Write | Compensation of<br>displaying 1 | 0(default)                   | 0:Dsable<br>1:Enable                                                                   |
| 14~10 | Read/Write | Compensation of<br>displaying 2 | 00000<br>~<br>11111(default) | Level setting when SDI=1<br>0,0001~1,1111: Low Level~High Level<br>00000 means disable |
| 9~5   | Read/Write | Compensation of displaying 3    | 00000<br>~<br>11111(default) | Level setting when SDI=1<br>0,0001~1,1111: Low Level~High Level<br>00000 means disable |
| 4~0   | Read/Write | Compensation of<br>displaying 4 | 00000<br>~<br>11111(default) | Level setting when SDI=1<br>0,0001~1,1111: Low Level~High Level<br>00000 means disable |

Default setting of configuration register is 16'h7fff

#### **Definition of 5th Configuration Register**

| MSB    |           |       |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|--------|-----------|-------|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| F      | E         | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| e.g. D | Default ' | Value |   |   |   |   |   |   |   |   |   |   |   |   |     |
| F      | Е         | D     | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| 0      | 0         | 0     | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1   |

| Bit  | Attribute  | Definition                                | Value                        | Function                                                                                                                              |
|------|------------|-------------------------------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 15   | Read/Write | Config reg6<br>enable                     | 0(Default)                   | 1: Enable<br>0: Disable                                                                                                               |
| 14   | Read/Write | Reserve                                   | 0(Default)                   | Reserve                                                                                                                               |
| 13   | Read/Write | Reserve                                   | 0(default)                   | Reserve                                                                                                                               |
| 12   | Read/Write | Reserve                                   | 0(default)                   | Reserve                                                                                                                               |
| 11~8 | Read/Write | Reserve                                   | 00~11<br>00(default)         | Reserve                                                                                                                               |
| 7~5  | Read/Write | Open Error<br>detection<br>voltage select | 000(default)~111             | [000]~[111]: Low~High                                                                                                                 |
| 4~0  | Read/Write | SDI=1 Low gray<br>scale<br>compensation 5 | 00000<br>~<br>11111(default) | Internal voltage setting during dead time when<br>SDI=1<br>0,0001~1,1111: Low Level~High Level<br>00000 means disable during deadtime |

Default setting of configuration register is 16'h001f

#### Definition of 6nd Configuration Register

| MSB |   |   |   |   |   |   |   |   |   |   |   |   |   |   | LSB |
|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|
| F   | Е | D | С | В | Α | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |

e.g. Default Value

| F | E | D | С | В | А | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

| Bit  | Attribute  | Definition               | Value      | Function                                                                                                    |
|------|------------|--------------------------|------------|-------------------------------------------------------------------------------------------------------------|
| 15~1 | Read/Write | Reserve                  | 0(Default) | Reserve                                                                                                     |
| 0    | Read/Write | Memory Clock<br>Disable* | 0(default) | 0: Enable Memory Clock<br>1: Disable Memory Clock<br>*Notice: only useful when 5 <sup>th</sup> cfgreg[15]=1 |

Default setting of configuration register is 16'h0000

#### Number of Scan Line

MBI5253 supports 1 to 32 scan lines. Please set the configuration register1 bit [C:8] according to the application. The default value '00011' is 4 scan lines.

#### Gray Scale Mode and Scan-type S-PWM

MBI5253 provides a selectable 14-bit or 13-bit gray scale by setting the configuration register1 bit [7]. The default value is set to '0' for 14-bit color depth. In 14-bit gray scale mode, users should still send 16-bit data with 2-bit '0' in LSB bits. For example, {14'h1234, 2'h0}.

MBI5253 has a smart S-PWM technology for scan type. With S-PWM, the total PWM cycles can be broken into MSB (Most Significant Bits) and LSB (Least Significant Bits) of gray scale cycles. The MSB information can be broken down into many refresh cycles to achieve overall same high bit resolution.

#### **GCLK** multiplier

MBI5253 provides a GCLK multiplier function by setting the configuration register1 bit [6]. The default value is set to '0' for GCLK multiplier disable.

#### GCLK multiplier disabled (configuration register1 bit [6] = 0)



## **Operation Principal**

Scan type application structure



The above figure shows the suggested application structure of scan type scheme with 32 scan lines. The gray-scale data are sent by pin "SDI and SDO" with the commands formed by pin "LE" and "DCLK". The output ports from 16 channels ( $\overline{OUT0} \sim \overline{OUT15}$ ) will output the PWM result for each scan line at different time, so there must be one "Switch" to multiplex for each scan line. The switching sequence and method and the command usage will be described in the application note.

### **Constant Current**

In LED display application, MBI5253 provides nearly no variation in current from channel to channel and from IC to IC. This can be achieved by:

1) The maximum current variation between channels is less than 2.5%, and that between ICs is less than  $\pm 3\%$ 

2) In addition, the current characteristic of output stage is flat and user can refer to the figure below. The output current can be kept constant regardless of the variations of LED forward voltages ( $V_F$ ). This guarantees LED to be performed on the same brightness as user's specification.





#### **Setting Output Current**

The output current ( $I_{OUT}$ ) is set by an external resistor,  $R_{ext}$ . The default relationship between  $I_{OUT}$  and  $R_{ext}$  is shown in the following figure.



Also, the output current can be calculated from the equation:

 $V_{R-EXT}$ =0.61Volt x G;  $I_{OUT}$ = ( $V_{R-EXT}/R_{ext}$ ) x24xG

Whereas  $R_{ext}$  is the resistance of the external resistor connected to R-EXT terminal and  $V_{R-EXT}$  is its voltage. G is the digital current gain, which is set by the bit5 – bit0 of the configuration register. The default value of G is 1. The formula and setting for G are described in next section.

#### **Current Gain Adjustment**



The 6 bits (bit 5~bit 0) of the configuration register set the gain of output current, i.e., G. As total 6-bit in number,

i.e., ranged from 6'b000000 to 6'b111111, these bits allow the user to set the output current gain up to 64 levels.

These bits can be further defined inside configuration register as follows:

| F | Е | D | С | В | А | 9 | 8 | 7 | 6 | 5   | 4   | 3   | 2   | 1   | 0   |
|---|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|-----|-----|
| - | - | - | - | - | - | - | - | - | - | DA5 | DA4 | DA3 | DA2 | DA1 | DA0 |

1. Bit 5 to bit 0 are DA5 ~ DA0.

The relationship between these bits and current gain G is:

G=0.125+(D/63)x0.875

and D in the above decimal numeration can be converted to its equivalent in binary form by the following equation:

 $D = DA5x2^{5} + DA4x2^{4} + DA3x2^{3} + DA2x2^{2} + DA1x2^{1} + DA0x2^{0}$ 

In other words, these bits can be looked as 6-bit mantissa DA5~DA0.

For example,

G=0.5, D=(0.5-0.125)/0.875x63=27

the D in binary form would be:

 $D=27=0x2^{5}+1x2^{4}+1x2^{3}+0x2^{2}+1x2^{1}+1x2^{0}$ 

The 6 bits (bit 5~bit 0) of the configuration register are set to 6'b011011

### **Package Power Dissipation (PD)**

The maximum allowable package power dissipation is determined as  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ . When 16 output channels are turned on simultaneously, the actual package power dissipation is

 $P_D(act)=(I_{DD}xV_{DD})+(I_{OUT}xDutyxV_{DS}x16)$ . Therefore, to keep  $P_D(act) \le P_D(max)$ , the allowable maximum output current as a function of duty cycle is:

 $I_{\text{OUT}}=\{[(Tj-Ta)/R_{th(j-a)}]-(I_{\text{DD}}xV_{\text{DD}})\}/V_{\text{DS}}/Duty/16, \text{ where } Tj=150^{\circ}\text{C}.$ 

Please see the follow table for  $\mathsf{P}_{\mathsf{D}}$  and  $\mathsf{R}_{th(j\text{-}a)}$  for different packages:

| Device Type | R <sub>th(j-a)</sub> (°C/W) | P <sub>D</sub> (W) |
|-------------|-----------------------------|--------------------|
| GP          | 69.50                       | 1.79               |
| GFN         | 40.01                       | 3.12               |

The maximum power dissipation,  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ , decreases as the ambient temperature increases.



### LED Supply Voltage (V<sub>LED</sub>)

MBI5253 is designed to operate with V<sub>DS</sub> ranging from 0.4V to 1.0V (depending on I<sub>OUT</sub>=1~20mA) considering the package power dissipating limits. V<sub>DS</sub> may be higher enough to make  $P_{D (act)} > P_{D (max)}$  when V<sub>LED</sub>=5V and V<sub>DS</sub>=V<sub>LED</sub>-V<sub>F</sub>, in which V<sub>LED</sub> is the load supply voltage. In this case, it is recommended to use the lowest possible supply voltage or to set an external voltage reducer, V<sub>DROP</sub>.

A voltage reducer lets  $V_{DS}=(V_{LED}-V_F)-V_{DROP}$ .

Resistors or Zener diode can be used in the applications as shown in the following figures.



#### **Switching Noise Reduction**

LED drivers are frequently used in switch-mode applications which always behave with switching noise due to the parasitic inductance on PCB. To eliminate switching noise, refer to "Application Note for 8-bit and 16-bit LED Drivers- Overshoot".

## for 1:32 Time-multiplexing Applications Soldering Process of "Pb-free & Green" Package Plating\*

Macroblock has defined "Pb-Free & Green" to mean semiconductor products that are compatible with the current RoHS requirements and selected 100% pure tin (Sn) to provide forward and backward compatibility with both the current industry-standard SnPb-based soldering processes and higher-temperature Pb-free processes. Pure tin is widely accepted by customers and suppliers of electronic devices in Europe, Asia and the US as the lead-free surface finish of choice to replace tin-lead. Also, it adopts tin/lead (SnPb) solder paste, and please refer to the JEDEC J-STD-020C for the temperature of solder bath. However, in the whole Pb-free soldering processes and materials, 100% pure tin (Sn) will all require from 245 °C to 260°C for proper soldering on boards, referring to JEDEC J-STD-020C as shown below.



| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>$\geq$ 2000 |
|-------------------|--------------------------------|------------------------------------|---------------------------------------|
| <1.6mm            | 260 +0 °C                      | 260 +0 °C                          | 260 +0 °C                             |
| 1.6mm – 2.5mm     | 260 +0 °C                      | 250 +0 °C                          | 245 +0 °C                             |
| ≧2.5mm            | 250 +0 °C                      | 245 +0 °C                          | 245 +0 °C                             |

\*Note: For details, please refer to Macroblock's "Policy on Pb-free & Green Package".

#### **Package Outline**



#### MBI5253 GP Outline Drawing

Note: The unit of the outline drawing is millimeter (mm).



MBI5253GFN Outline Drawing

Note: The unit of the outline drawing is millimeter (mm).

#### **Product Top Mark Information**



#### **Product Revision History**

| Datasheet Version | Devise Version Code |
|-------------------|---------------------|
| V0.01             | Т                   |

#### **Product Ordering Information**

| Product Ordering Number* | RoHS Compliant Package Type | Weight (g) |
|--------------------------|-----------------------------|------------|
| MBI5253GP-A              | SSOP24L-150-0.64            | 0.11       |
| MBI5253GFN-A             | QFN24L-4*4-0.5              | 0.0379     |

\*Please place your order with the "product ordering number" information on your purchase order (PO).

# for 1:32 Time-multiplexing Applications **Disclaimer**

Macroblock reserves the right to make changes, corrections, modifications, and improvements to their products and documents or discontinue any product or service. Customers are advised to consult their sales representative for the latest product information before ordering. All products are sold subject to the terms and conditions supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. Macroblock's products are not designed to be used as components in device intended to support or sustain life or in military applications. Use of Macroblock's products in components intended for surgical implant into the body, or other applications in which failure of Macroblock's products could create a situation where personal death or injury may occur, is not authorized without the express written approval of the Managing Director of Macroblock. Macroblock will not be held liable for any damages or claims resulting from the use of its products in medical and military applications.

Related technologies applied to the product are protected by patents. All text, images, logos and information contained on this document is the intellectual property of Macroblock. Unauthorized reproduction, duplication, extraction, use or disclosure of the above mentioned intellectual property will be deemed as infringement.