

# 16-Channel Constant Current LED Driver With 16-bit PWM Control

#### **Features**

- Backward compatible with MBI5026 and MBI5030 in package
- 16 constant-current output channels
- 16-bit color depth PWM control
- Scrambled-PWM technology to improve refresh rate
- 6-bit programmable output current gain
- Constant output current range: 2~30mA @ 5.0V / 3.3V supply voltage
- Output current accuracy:

Between channels: <±1.5% (typ.), and

Between ICs: <±3.0% (typ.)

- Staggered delay of output, preventing from current surge
- Maximum data clock frequency: 30MHz
- Schmitt trigger input
- 3.0V-5.5V supply voltage



### **Product Description**

MBI5041 is designed for LED video applications using internal Pulse Width Modulation (PWM) control with 16-bit color depth. MBI5041 features a 16-bit shift register which converts serial input data into each pixel gray scale of output port. At MBI5041 output port, sixteen regulated current ports are designed to provide uniform and constant current sinks for driving LEDs with a wide range of V<sub>F</sub> variations. The output current can be preset through an external resistor. Moreover, the preset current of MBI5041 can be further programmed to 64 gain steps for LED global brightness adjustment.

With Scrambled-PWM (S-PWM) technology, MBI5041 enhances Pulse Width Modulation by scrambling the "on" time into several "on" periods. The enhancement equivalently increases the visual refresh rate. When building a 16-bit color depth video, S-PWM reduces the flickers and improves the fidelity. MBI5041 offloads the signal timing generation of the host controller which just needs to feed data into drivers. MBI5041 drives the corresponding LEDs to the brightness specified by image data. With MBI5041, all output channels can be built with 16-bit color depth (65,536 gray scales). Each LED's brightness can be calibrated enough from minimum to maximum brightness with compensated gamma correction or LED deviation information inside the 16-bit image data.

### **Block Diagram**



## **Pin Configuration**

| GND   | 1   | 24 | VDD           |
|-------|-----|----|---------------|
| SDI   | 2 🗀 | 23 | R- EXT        |
| DCLK  | 3   | 22 | SDO           |
| LE    | 4   | 21 | GCLK          |
| OUT 0 | 5   | 20 | <b>OUT 15</b> |
| OUT 1 | 6   | 19 | OUT 14        |
| OUT 2 | 7   | 18 | OUT 13        |
| OUT 3 | 8   | 17 | OUT 12        |
| OUT 4 | 9   | 16 | OUT 11        |
| OUT 5 | 10  | 15 | OUT 10        |
| OUT 6 | 11  | 14 | OUT 9         |
| OUT 7 | 12  | 13 | OUT 8         |

MBI5041GF/GP

## **Terminal Description**

| Pin Name     | Function                                                                                                                              |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------|
| GND          | Ground terminal for control logic and current sink                                                                                    |
| SDI          | Serial-data input to the shift register                                                                                               |
| DCLK         | Clock input terminal used to shift data on rising edge and carries command information when LE is asserted                            |
| LE           | Data strobe terminal and controlling command with DCLK                                                                                |
| OUT0 ~ OUT15 | Constant current output terminals                                                                                                     |
| GCLK         | Gray scale clock terminal Clock input for gray scale. The gray scale display is counted by gray scale clock comparing with input data |
| SDO          | Serial-data output to the receiver-end SDI of next driver IC                                                                          |
| R-EXT        | Input terminal used to connect an external resistor for setting up output current for all output channels                             |
| VDD          | 3.3V/5V supply voltage terminal                                                                                                       |

## **Equivalent Circuits of Inputs and Outputs**



### **Maximum Rating**

| Chai                                    | racteristic                                             | Symbol                          | Rating                    | Unit |  |  |  |  |  |  |
|-----------------------------------------|---------------------------------------------------------|---------------------------------|---------------------------|------|--|--|--|--|--|--|
| Supply Voltage                          |                                                         | $V_{DD}$                        | 7                         | V    |  |  |  |  |  |  |
| Input Pin Voltage (SDI,                 | LE, DCLK, GCLK)                                         | V <sub>IN</sub>                 | -0.4~V <sub>DD</sub> +0.4 | V    |  |  |  |  |  |  |
| Output Current (OUTO                    | ~OUT15)                                                 | I <sub>OUT</sub>                | +50                       | mA   |  |  |  |  |  |  |
| Sustaining Voltage at O                 | UT Port                                                 | V <sub>DS</sub>                 | -0.5~17                   | V    |  |  |  |  |  |  |
| GND Terminal Current                    |                                                         | I <sub>GND</sub>                | +720                      | mA   |  |  |  |  |  |  |
| Power Dissipation<br>(On PCB, Ta=25°C)* |                                                         |                                 | 2.52<br>2.03              | W    |  |  |  |  |  |  |
| Thermal Resistance (On PCB, Ta=25°C)*   | GF Type<br>GP Type                                      | $R_{th(j-a)}$                   | 49.69<br>61.56            | °C/W |  |  |  |  |  |  |
| Junction Temperature                    |                                                         | T <sub>j</sub> , <sub>max</sub> | 150**                     | °C   |  |  |  |  |  |  |
| Operating Ambient Ten                   | nperature                                               | T <sub>opr</sub>                | -40~+85                   | °C   |  |  |  |  |  |  |
| Storage Temperature                     |                                                         | T <sub>stg</sub>                | -55~+150                  | °C   |  |  |  |  |  |  |
| ESD Bating                              | HBM (MIL-STD-883G<br>Method 3015.7, Human<br>Body Mode) | НВМ                             | ≥8000V                    | -    |  |  |  |  |  |  |
| ESD Rating                              | MM (JEDEC<br>EIA/JESD22-A115,<br>Machine Mode)          | MM                              | ≥400V                     | -    |  |  |  |  |  |  |

<sup>\*</sup>The PCB size is 76.2mm\*114.3mm in simulation. Please refer to JEDEC JESD51.

Note: The performance of thermal dissipation is strongly related to the size of thermal pad, thickness and layer numbers of the PCB. The empirical thermal resistance may be different from simulative value. User should plan for expected thermal dissipation performance by selecting package and arranging layout of the PCB to maximize the capability.

<sup>\*\*</sup> Operation at the maximum rating for extended periods may reduce the device reliability; therefore, the suggested junction temperature of the device is under 125°C.

## **Electrical Characteristics (V<sub>DD</sub>=5.0V)**

| Charact                          | eristics                            | Symbol                  | Conc                                                | dition                 | Min.         | Тур. | Max.         | Unit  |
|----------------------------------|-------------------------------------|-------------------------|-----------------------------------------------------|------------------------|--------------|------|--------------|-------|
| Supply Voltag                    | е                                   | $V_{DD}$                |                                                     | -                      | 4.5          | 5.0  | 5.5          | V     |
| Sustaining Vo<br>Ports           | Sustaining Voltage at OUT VDS OUT15 |                         |                                                     |                        |              | -    | 17.0         | V     |
|                                  |                                     | I <sub>OUT</sub>        | Refer to "Test C<br>"Electrical Chara               | 2                      | -            | 30   | mA           |       |
| Output Current                   |                                     | I <sub>OH</sub>         | SDO                                                 |                        | -            | -    | -1.0         | mA    |
|                                  |                                     | I <sub>OL</sub>         | SDO                                                 |                        | -            | -    | 1.0          | mA    |
| Innut Voltogo                    | "H" level                           | V <sub>IH</sub>         | Ta=-40~85°C                                         |                        | $0.7xV_{DD}$ | -    | $V_{DD}$     | V     |
| Input Voltage                    | "L" level                           | V <sub>IL</sub>         | Ta=-40~85°C                                         |                        | GND          | -    | $0.3xV_{DD}$ | V     |
| Output Leakag                    | e Current                           | I <sub>OH</sub>         | V <sub>DS</sub> =17.0V                              |                        | -            | -    | 0.5          | μA    |
| 0.45.47/646                      | 000                                 | V <sub>OL</sub>         | I <sub>OL</sub> =+1.0mA                             |                        | -            | -    | 0.4          | V     |
| Output Voltage                   | SDO                                 | V <sub>OH</sub>         | I <sub>OH</sub> =-1.0mA                             | V <sub>DD</sub> -0.4V  | -            | -    | V            |       |
| Current Skew (Channel)           |                                     | dl <sub>out</sub>       | I <sub>OUT</sub> =2mA<br>V <sub>DS</sub> =1.0V      | R <sub>ext</sub> =7KΩ  | -            | ±1.5 | ±3.0         | %     |
| Current Skew                     | Channel)                            | UI <sub>OUT</sub>       | I <sub>OUT</sub> =25mA<br>V <sub>DS</sub> =1.0V     | R <sub>ext</sub> =560Ω | -            | ±1.5 | ±3.0         | %     |
| Current Skew                     | (IC)                                | di                      | $I_{OUT}$ =2mA<br>$V_{DS}$ =1.0V                    | R <sub>ext</sub> =7KΩ  | -            | ±3.0 | ±6.0         | %     |
| Current Skew                     | (IC)                                | dl <sub>OUT2</sub>      | $I_{OUT}$ =25mA<br>$V_{DS}$ =1.0V                   | R <sub>ext</sub> =560Ω | -            | ±3.0 | ±6.0         | %     |
| Output Current<br>Output Voltage | Regulation*                         | $\%/dV_{DS}$            | $V_{DS}$ within 1.0V a $R_{ext}$ =560 $\Omega$ @25n |                        | -            | ±0.1 | ±0.3         | % / V |
| Output Current<br>Supply Voltage |                                     | $\%/dV_{DD}$            | V <sub>DD</sub> within 4.5V a                       | and 5.5V               | -            | ±1.0 | ±2.0         | % / V |
| Pull-down Res                    | istor                               | R <sub>IN</sub> (down)  | LE                                                  |                        | 250          | 450  | 800          | ΚΩ    |
|                                  |                                     | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> =Open, OU                          | TO ~ OUT15 =Off        | -            | 1.8  | 5.0          |       |
|                                  | "Off"                               | I <sub>DD</sub> (off) 2 | $R_{ext}=560\Omega$ , $\overline{OU}$               |                        |              |      | 8.0          |       |
| Supply<br>Current                | _                                   | I <sub>DD</sub> (off) 3 | $R_{ext}=360\Omega$ , $\overline{OU}$               | TO ~ OUT15 =Off        | -            | 6.0  | 10.0         | mA    |
|                                  | "O~"                                | I <sub>DD</sub> (on) 1  |                                                     | T0 ~ OUT15 =On         | -            | 4.2  | 8.0          |       |
|                                  | "On"                                | I <sub>DD</sub> (on) 2  | $R_{ext}=360\Omega$ , $\overline{OU}$               | T0 ~ OUT15 =On         | -            | 6.3  | 10.0         |       |

<sup>\*</sup>One channel on.

## **Electrical Characteristics (V<sub>DD</sub>=3.3V)**

| Charact                         | eristics                                    | Symbol                  | Cond                                                                                        | lition                 | Min.                  | Тур.         | Max.     | Unit  |
|---------------------------------|---------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------|------------------------|-----------------------|--------------|----------|-------|
| Supply Voltag                   | е                                           | $V_{DD}$                |                                                                                             | -                      | 3.0                   | 3.3          | 3.6      | V     |
| Sustaining Vo<br>Ports          | Itage at OUT                                | V <sub>DS</sub>         | OUT0 ~ OUT15                                                                                | 5                      | -                     | 1            | 17.0     | V     |
|                                 |                                             | I <sub>OUT</sub>        | Refer to "Test Ci<br>"Electrical Chara                                                      | 2                      | -                     | 30           | mA       |       |
| Output Curren                   | t                                           | I <sub>OH</sub>         | SDO                                                                                         |                        |                       | •            | -1.0     | mA    |
|                                 |                                             | I <sub>OL</sub>         | SDO                                                                                         |                        | -                     |              | 1.0      | mA    |
| la a est Malta a a              | "H" level                                   | V <sub>IH</sub>         | Ta=-40~85°C                                                                                 |                        | $0.7xV_{DD}$          | -            | $V_{DD}$ | V     |
| Input Voltage                   | "L" level                                   | V <sub>IL</sub>         | Ta=-40~85°C                                                                                 | GND                    | -                     | $0.3xV_{DD}$ | V        |       |
| Output Leakag                   | e Current                                   | I <sub>OH</sub>         | V <sub>DS</sub> =17.0V                                                                      |                        | -                     |              | 0.5      | μA    |
| 0 (- 1)/-1(                     | 000                                         | V <sub>OL</sub>         | I <sub>OL</sub> =+1.0mA                                                                     |                        | -                     | -            | 0.4      | V     |
| Output Voltage                  | SDO V <sub>OH</sub> I <sub>OH</sub> =-1.0mA |                         |                                                                                             |                        | V <sub>DD</sub> -0.4V | -            | -        | V     |
| Current Skew (Channel)          |                                             | dl <sub>OUT</sub>       | I <sub>OUT</sub> =2mA<br>V <sub>DS</sub> =1.0V                                              | R <sub>ext</sub> =7KΩ  | -                     | ±1.5         | ±3.0     | %     |
|                                 |                                             | dl <sub>OUT</sub>       | I <sub>OUT</sub> =25mA<br>V <sub>DS</sub> =1.0V                                             | R <sub>ext</sub> =560Ω | -                     | ±1.5         | ±3.0     | %     |
| 0                               | (10)                                        | dl <sub>OUT2</sub>      | I <sub>OUT</sub> =2mA<br>V <sub>DS</sub> =1.0V                                              | R <sub>ext</sub> =7KΩ  | -                     | ±3.0         | ±6.0     | %     |
| Current Skew                    | (IC)                                        | dl <sub>OUT2</sub>      | I <sub>OUT</sub> =25mA<br>V <sub>DS</sub> =1.0V                                             | R <sub>ext</sub> =560Ω | -                     | ±3.0         | ±6.0     | %     |
| Output Curren                   |                                             | %/dV <sub>DS</sub>      | V <sub>DS</sub> within 1.0V a<br>R <sub>ext</sub> =560Ω@25m                                 |                        | -                     | ±0.1         | ±0.3     | % / V |
| Output Curren<br>Supply Voltage |                                             | %/dV <sub>DD</sub>      | V <sub>DD</sub> within 3.0V a                                                               | and 3.6V               | -                     | ±1.0         | ±2.0     | % / V |
| Pull-down Res                   | istor                                       | R <sub>IN</sub> (down)  | LE                                                                                          |                        | 250                   | 450          | 800      | ΚΩ    |
|                                 |                                             | I <sub>DD</sub> (off) 1 | R <sub>ext</sub> =Open, OU                                                                  | TO ~ OUT15 =Off        | -                     | 1.6          | 5.0      |       |
|                                 | "Off"                                       | I <sub>DD</sub> (off) 2 | $R_{\text{ext}}$ =560 $\Omega$ , $\overline{\text{OUT0}} \sim \overline{\text{OUT15}}$ =Off |                        | -                     | 3.8          | 8.0      |       |
| Supply<br>Current               |                                             | I <sub>DD</sub> (off) 3 | $R_{\text{ext}}$ =360 $\Omega$ , $\overline{\text{OUT0}} \sim \overline{\text{OUT15}}$ =Off |                        | -                     | 5.6          | 10.0     | mA    |
|                                 | "○"                                         | I <sub>DD</sub> (on) 1  |                                                                                             | T0 ~ OUT15 =On         | -                     | 4.0          | 8.0      |       |
|                                 | "On"                                        | I <sub>DD</sub> (on) 2  |                                                                                             | TO ~ OUT15 =On         | -                     | 6.0          | 10.0     |       |

#### **Test Circuit for Electrical Characteristics**



## Switching Characteristics (V<sub>DD</sub>=5.0V)

(Test condition: Ta=25°C)

| Characteristics                  | Symbol            | Condition            | Min.                                       | Тур. | Max. | Unit |     |
|----------------------------------|-------------------|----------------------|--------------------------------------------|------|------|------|-----|
|                                  | SDI - DCLK ↑      | t <sub>SU0</sub>     |                                            | 1    | -    | -    | ns  |
| Setup Time                       | LE↑ – DCLK↑       | t <sub>SU1</sub>     |                                            | 1    | -    | -    | ns  |
|                                  | LE↓ – DCLK↑       | t <sub>SU2</sub>     |                                            | 5    | -    | -    | ns  |
|                                  | DCLK↑ - SDI       | t <sub>H0</sub>      |                                            | 3    | -    | -    | ns  |
| Hold Time                        | DCLK↑ - LE↓       | t <sub>H1</sub>      |                                            | 7    | -    | -    | ns  |
|                                  | DCLK - SDO        | t <sub>PD0</sub>     | $V_{DD}$ =5.0V<br>$V_{IH}$ = $V_{DD}$      | -    | 25   | 33   | ns  |
| Propagation Delay Time           | GCLK - OUT 4n *   | t <sub>PD1</sub>     | V <sub>IL</sub> =GND                       | -    | 25   | -    | ns  |
|                                  | LE – SDO**        | t <sub>PD2</sub>     | $R_{ext}$ =700 $\Omega$<br>$V_{DS}$ =1 $V$ | -    | 30   | 40   | ns  |
|                                  | OUT 4n + 1 *      | t <sub>DL1</sub>     | R <sub>L</sub> =200Ω                       | -    | 5    | -    | ns  |
| Staggered Delay of<br>Output     | OUT 4n + 2 *      | t <sub>DL2</sub>     | C <sub>L</sub> =10pF<br>C₁=100nF           | -    | 10   | -    | ns  |
| o a.pa.                          | OUT 4n + 3 *      | t <sub>DL3</sub>     | $C_2$ =10 $\mu$ F<br>$C_{SDO}$ =10 $\mu$ F | -    | 15   | -    | ns  |
|                                  | LE                | t <sub>w(L)</sub>    | OSDO=10pi                                  | 5    | -    | -    | ns  |
| Pulse Width                      | DCLK              | t <sub>w(DCLK)</sub> |                                            | 15   | -    | -    | ns  |
|                                  | GCLK              | t <sub>w(GCLK)</sub> |                                            | 15   | -    | -    | ns  |
| Output Rise Time of Output Ports |                   | t <sub>OR</sub>      |                                            | 9    | 15   | -    | ns  |
| Output Fall Time of Output Ports |                   | t <sub>OF</sub>      |                                            | 10   | 17   | -    | ns  |
| Data Clock Frequency             | F <sub>DCLK</sub> |                      | -                                          | -    | 30   | MHz  |     |
| Gray Scale Clock Freque          | ncy***            | F <sub>GCLK</sub>    |                                            | -    | -    | 33   | MHz |

<sup>\*</sup> Refer to the Timing Waveform, where n=0, 1, 2, 3.

<sup>\*\*</sup>In timing of "Read Configuration", the next DCLK rising edge should be t<sub>PD2</sub> after the falling edge of LE.

<sup>\*\*\*</sup>With uniform output current.

## Switching Characteristics (V<sub>DD</sub>=3.3V)

(Test condition: Ta=25°C)

| Characteristics                  |                 | Symbol               | Condition                          | Min. | Тур. | Max. | Unit |
|----------------------------------|-----------------|----------------------|------------------------------------|------|------|------|------|
|                                  | SDI - DCLK↑     | t <sub>SU0</sub>     |                                    | 1    | -    | -    | ns   |
| Setup Time                       | LE↑ – DCLK↑     | t <sub>SU1</sub>     |                                    | 1    | -    | -    | ns   |
|                                  | LE↓ - DCLK↑     | t <sub>SU2</sub>     |                                    | 5    | -    | -    | ns   |
|                                  | DCLK↑ - SDI     | t <sub>HO</sub>      |                                    | 3    | -    | -    | ns   |
| Hold Time                        | DCLK↑ - LE↓     | t <sub>H1</sub>      |                                    | 7    | -    | -    | ns   |
|                                  | DCLK - SDO      | t <sub>PD0</sub>     | $V_{DD}$ =3.3V $V_{IH}$ = $V_{DD}$ | -    | 30   | 40   | ns   |
| Propagation Delay Time           | GCLK - OUT 4n * | t <sub>PD1</sub>     | V <sub>IL</sub> =GND               | _    | 30   | -    | ns   |
|                                  | LE – SDO**      | t <sub>PD2</sub>     | $R_{ext}$ =700Ω $V_{DS}$ =1V       | -    | 40   | 50   | ns   |
|                                  | OUT 4n + 1 *    | t <sub>DL1</sub>     | $R_L=200\Omega$                    | -    | 8    | -    | ns   |
| Staggered Delay of<br>Output     | OUT 4n + 2 *    | t <sub>DL2</sub>     | C <sub>L</sub> =10pF<br>C₁=100nF   | -    | 16   | -    | ns   |
| Catput                           | OUT 4n + 3 *    | t <sub>DL3</sub>     | C <sub>2</sub> =10µF               | -    | 24   | -    | ns   |
|                                  | LE              | $t_{w(L)}$           | C <sub>SDO</sub> =10pF             | 5    | -    | -    | ns   |
| Pulse Width                      | DCLK            | t <sub>w(DCLK)</sub> |                                    | 20   | -    | -    | ns   |
|                                  | GCLK            | t <sub>w(GCLK)</sub> |                                    | 20   | -    | -    | ns   |
| Output Rise Time of Output Ports |                 | t <sub>OR</sub>      |                                    | 10   | 17   | -    | ns   |
| Output Fall Time of Output Ports |                 | t <sub>OF</sub>      |                                    | 20   | 30   | -    | ns   |
| Data Clock Frequency             |                 | F <sub>DCLK</sub>    |                                    | -    | -    | 25   | MHz  |
| Gray Scale Clock Freque          | ncy***          | F <sub>GCLK</sub>    |                                    | -    | -    | 20   | MHz  |

<sup>\*</sup> Refer to the Timing Waveform, where n=0, 1, 2, 3.

#### **Test Circuit for Switching Characteristics**



<sup>\*\*</sup>In timing of "Read Configuration", the next DCLK rising edge should be tPD2 after the falling edge of LE.

<sup>\*\*\*</sup>With uniform output current.

## **Timing Waveform**

(1)

Timing Waveform for Read Configuration

Timing Waveform for Data Latch and Global Latch









## **Principle of Operation**

#### **Control Command**

|                                 | Signals                      | Combination                                          | Description                                                                                                              |
|---------------------------------|------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Command Name                    | LE                           | Number of DCLK<br>Rising Edge when<br>LE is asserted | The Action after a Falling Edge of LE                                                                                    |
| Data Latch                      | High                         | 0 or 1                                               | Serial data are transferred to the buffers                                                                               |
| Global Latch                    | High                         | 2 or 3                                               | Buffer data are transferred to the comparators                                                                           |
| Read Configuration              | ad Configuration High 4 or 5 |                                                      | Move out "configuration register" to the shift registers                                                                 |
| Write Configuration             | High                         | 10 or 11                                             | Serial data are transferred to the<br>"configuration register" if the "Enable<br>Writing Configuration" is sent in prior |
| Reset PWM Counter               | High                         | 12 or 13                                             | If bit "B" of the configuration register is set to "1", this command will reset PWM counter.                             |
| Enable Writing<br>Configuration | High                         | 14 or 15                                             | Enable to writing configuration. It should be sent before writing configuration every time                               |

#### **Data Latch**



#### **Global Latch**



### **Read Configuration**



#### Write Configuration



#### **Reset PWM Counter**



#### **Setting Gray Scales of Pixels**

MBI5041 implements the gray level of each output port using the S-PWM control algorithm. With the 16-bit data, all output channels can be built with 65,536 gray scales.

There are two methods to issue the "global latch" command.

- 1. When configuration bit "F" is set to "0" (Default), the 16-bit input shift register latches 15 times of the gray scale data into each data buffer with a "data latch" command sequentially. With a "global latch" command for the 16<sup>th</sup> gray scale data, the data will be clocked in with the MSB first, loading the data from port 15 to port 0.
- 2. When configuration bit "F" is set to "1", the 16-bit input shift register latches 16 times of the gray scale data into each data buffer with a "data latch" command sequentially. With a "global latch" command for additional latch, the data will be clocked in with the MSB first, loading the data from port 15 to port 0.

#### **Full Timing for Data Loading**





The sequence of output ports is from port 15 to port 0; the sequence of bits is from bit 15 to bit 0.

DCLK: "00" represents the 0 DCLK of port 15; "FF" represents the 15 DCLK of port 0.

SDI: "D0F" represents the MSB SDI of port 15; "DF0" represents the LSB SDI of port 0.

#### **Definition of Configuration Register**

| MSB   |         |       |   |   |   |           |   |   |   |   |   |   |   |   | LSB |
|-------|---------|-------|---|---|---|-----------|---|---|---|---|---|---|---|---|-----|
| F     | Е       | D     | С | В | Α | 9         | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| e.g I | Default | Value |   |   |   |           |   |   |   |   |   |   |   |   |     |
| F     | Е       | D     | С | В | Α | 9         | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
| 0     | 0       | 0     | 0 | 0 | 0 | 6'b101011 |   |   |   |   | 0 | 0 | 0 | 0 |     |

| Bit | Attribute    | Definition        | Value       | Function                                            |
|-----|--------------|-------------------|-------------|-----------------------------------------------------|
| F   | Read/Write   | Data loading      | 0 (Default) | 15 times of "data latch" + 1 "global latch"         |
| Г   | Read/Wille   | Data loading      | 1           | 16 times of "data latch" + 1 "global latch"         |
| E~C | Read/Write   | Reserved          | Don't care  | NA                                                  |
|     |              |                   | 0 (Default) | Disable                                             |
| В   | Read/Write   | PWM counter reset | 1           | Enable with 12 or 13 DCLKs (rising edge) when LE is |
|     |              |                   |             | asserted                                            |
|     |              | PWM data          | 0 (Default) | Auto-synchronization                                |
| Α   | Read/Write   | synchronization   | 1           | Manual synchronization                              |
|     |              | mode              |             |                                                     |
| 9~4 | Read/Write   | Current gain      | 000000 ~    | 6'b101011 (Default)                                 |
| 3~4 | iteau/vviite | adjustment        | 111111      |                                                     |
| 3~0 | Read/Write   | Reserved          | Don't care  | NA                                                  |

#### **The PWM Counting Mode**

MBI5041 supports S-PWM, scrambled PWM, technology. With S-PWM, the total PWM cycles can be broken down into MSB (Most Significant Bits) and LSB (Least Significant Bits) of gray scale cycles, and the MSB information can be dithered across many refresh cycles to achieve overall same high bit resolution.



: Output ports are turned "on".

#### Synchronization for PWM Counting

Between the data frame and the video frame, when the bit "A" is set to "0" (Default), MBI5041 will automatically handle the synchronization of previous data and next data for PWM counting. The next image data will be updated to output buffers and start PWM counting when the previous data has finished one internal PWM cycle. It will prevent the lost count of image data resolution and guarantee the data accuracy. In this mode, system controller only needs to provide a continuous running GCLK for PWM counter. The output will be renewed after finishing one MSB PWM cycle.



When the bit "A" is set to "1", MBI5041 will update the next image data into output buffer immediately, no matter the counting status of previous image data is. In this mode, system controller will synchronize the GCLK according image data outside MBI5041 by itself. Otherwise, the conflict of previous image data and next image data will cause the data lost.



### **Constant Current**

In LED display application, MBI5041 provides nearly no variation in current from channel to channel and from IC to IC. This can be achieved by:

- 1) The typical current variation between channels is less than 1.5%, and that between ICs is less than ±3.0%.
- 2) In addition, the current characteristic of output stage is flat and users can refer to the figure as shown below. The output current can be kept constant regardless of the variations of LED forward voltages  $(V_F)$ . This guarantees LED to be performed on the same brightness as user's specification.



Figure 1

## **Setting Output Current**

The output current ( $I_{OUT}$ ) is set by an external resistor,  $R_{ext}$ . The default relationship between  $I_{OUT}$  and  $R_{ext}$  is shown in the following figure.



Figure 2

Also, the output current can be calculated from the equation:

 $V_{R-EXT}=0.61 VoltxG; I_{OUT}=(V_{R-EXT}/R_{ext})x23$ 

Whereas  $R_{ext}$  is the resistance of the external resistor connected to R-EXT terminal and  $V_{R-EXT}$  is its voltage. G is the digital current gain, which is set by the bit9 – bit4 of the configuration register. The default value of G is 1. For your information, the output current is about 2mA when  $R_{ext}$ =7K $\Omega$  and 25mA when  $R_{ext}$ =560 $\Omega$  if G is set to default value 1. The formula and setting for G are described in next section.

#### **Current Gain Adjustment**





The bit 9 to bit 4 of the configuration register set the gain of output current, i.e., G. As totally 6-bit in number, i.e., ranged from 6'b000000 to 6'b111111, these bits allow the user to set the output current gain up to 64 levels. These bits can be further defined inside Configuration Register as follows:

| F | E | D | С | В | Α | 9  | 8   | 7   | 6   | 5   | 4   | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|----|-----|-----|-----|-----|-----|---|---|---|---|
| - | - | - | - | - | - | НС | DA4 | DA3 | DA2 | DA1 | DA0 | - | - | - | - |

- 1. Bit 9 is HC bit. The setting is in low current band when HC=0, and in high current band when HC=1.
- 2. Bit 8 to bit 4 are DA4 ~ DA0.

The relationship between these bits and current gain G is:

HC=1, D=(65xG-33)/3

HC=0, D=(256xG-32)/3

and D in the above decimal numeration can be converted to its equivalent in binary form by the following equation:

 $D = DA4x2^4 + DA3x2^3 + DA2x2^2 + DA1x2^1 + DA0x2^0$ 

In other words, these bits can be looked as a floating number with 1-bit exponent HC and 5-bit mantissa DA4~DA0. For example,

HC=1, G=1.246, D=(65x1.246-33)/3=16

the D in binary form would be:

 $D=16=1x2^4+0x2^3+0x2^2+0x2^1+0x2^0$ 

The 6 bits (bit 5~bit 0) of the configuration register are set to 6'b110000.

## **Staggered Delay of Output**

MBI5041 has a built-in staggered circuit to perform delay mechanism. Among output ports exist a graduated 5ns delay time among  $\overline{OUT4n}$ ,  $\overline{OUT4n+1}$ ,  $\overline{OUT4n+2}$ , and  $\overline{OUT4n+3}$ , by which the output ports will be divided to four groups at a different time so that the instant current from the power line will be lowered.

## Soldering Process of "Pb-free & Green" Package Plating\*

Macroblock has defined "Pb-Free & Green " to mean semiconductor products that are compatible with the current RoHS requirements and selected 100% pure tin (Sn) to provide forward and backward compatibility with both the current industry-standard SnPb-based soldering processes and higher-temperature Pb-free processes. Pure tin is widely accepted by customers and suppliers of electronic devices in Europe, Asia and the US as the lead-free surface finish of choice to replace tin-lead. Also, it is backward compatible to reflow processes which adopt tin/lead (SnPb) solder paste. Please refer to JEDEC J-STD-020C for temperature setting. However, in the whole Pb-free soldering processes and materials, 100% pure tin (Sn) will all require from 245 °C to 260°C for proper soldering on boards, referring to JEDEC J-STD-020C as shown below.



| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>≧2000 |
|-------------------|--------------------------------|------------------------------------|---------------------------------|
| <1.6mm            | 260 +0 °C                      | 260 +0 °C                          | 260 +0 °C                       |
| 1.6mm – 2.5mm     | 260 +0 °C                      | 250 +0 °C                          | 245 +0 °C                       |
| ≧2.5mm            | 250 +0 °C                      | 245 +0 °C                          | 245 +0 °C                       |

<sup>\*</sup>Note: For details, please refer to Macroblock's "Policy on Pb-free & Green Package".

#### **Package Power Dissipation (PD)**

The maximum allowable package power dissipation is determined as  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ . When 16 output channels are turned on simultaneously, the actual package power dissipation is

 $P_D(act)=(I_{DD}xV_{DD})+(I_{OUT}xDutyxV_{DS}x16)$ . Therefore, to keep  $P_D(act)\leq P_D(max)$ , the allowable maximum output current as a function of duty cycle is:

 $I_{OUT} \!\!=\!\! \{[(Tj\!-\!Ta)/R_{th(j\!-\!a)}] \!\!-\!\! (I_{DD}xV_{DD})\}/V_{DS}/Duty/16, \text{ where } Tj\!=\!150^{\circ}C.$ 

Please see the follow table for  $P_D$  and  $R_{th(j-a)}$  for different package

| Device Type | $R_{th(j-a)}(^{\circ}C/W)$ | $P_D(W)$ |  |
|-------------|----------------------------|----------|--|
| GF          | 49.69                      | 2.52     |  |
| GP          | 61.56                      | 2.03     |  |

The maximum power dissipation,  $P_D(max)=(Tj-Ta)/R_{th(j-a)}$ , decreases as the ambient temperature increases.



#### **Usage of Thermal Pad**

The PCB area L2xW2 is 4 times of the IC's area L1xW1. The thickness of the PCB is 1.6mm, copper foil 1 Oz. The thermal pad on the IC's bottom has to be mounted on the copper foil.





## LED Supply Voltage (V<sub>LED</sub>)

MBI5041 are designed to operate with  $V_{DS}$  ranging from 0.4V to 1.0V (depending on  $I_{OUT}=2\sim30$ mA) considering the package power dissipating limits.  $V_{DS}$  may be higher enough to make  $P_{D (act)} > P_{D (max)}$  when  $V_{LED}=5$ V and  $V_{DS}=V_{LED}-V_F$ , in which  $V_{LED}$  is the load supply voltage. In this case, it is recommended to use the lowest possible supply voltage or to set an external voltage reducer,  $V_{DROP}$ .

A voltage reducer lets  $V_{DS}=(V_{LED}-V_F)-V_{DROP}$ .

Resistors or Zener diode can be used in the applications as shown in the following figures.





## **Switching Noise Reduction**

LED drivers are frequently used in switch-mode applications which always behave with switching noise due to the parasitic inductance on PCB. To eliminate switching noise, refer to "Application Note for 8-bit and 16-bit LED Drivers- Overshoot".

## **Package Outline**



MBI5041GF Outline Drawing

Note: The unit for the outline drawing is mm.



MBI5041GF Outline Drawing

Note: The unit for the outline drawing is mm.

## **Product Top Mark Information**



**Product Revision History** 

| Datasheet version | Device Version Code |
|-------------------|---------------------|
| V1.00             | A                   |

**Product Ordering Information** 

| Part Number | RoHS Compliant Package Type | Weight (g) |  |  |
|-------------|-----------------------------|------------|--|--|
| MBI5041GF   | SOP24-300-1.00              | 0.30       |  |  |
| MBI5041GP   | SSOP24-150-0.64             | 0.11       |  |  |

#### **Disclaimer**

Macroblock reserves the right to make changes, corrections, modifications, and improvements to their products and documents or discontinue any product or service. Customers are advised to consult their sales representative for the latest product information before ordering. All products are sold subject to the terms and conditions supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. Macroblock's products are not designed to be used as components in device intended to support or sustain life or in military applications. Use of Macroblock's products in components intended for surgical implant into the body, or other applications in which failure of Macroblock's products could create a situation where personal death or injury may occur, is not authorized without the express written approval of the Managing Director of Macroblock. Macroblock will not be held liable for any damages or claims resulting from the use of its products in medical and military applications.

Related technologies applied to the product are protected by patents. All text, images, logos and information contained on this document is the intellectual property of Macroblock. Unauthorized reproduction, duplication, extraction, use or disclosure of the above mentioned intellectual property will be deemed as infringement.