# 3.3V Dual LVTTL/LVCMOS to Differential LVPECL Translator

# Description

The MC100EPT22 is a dual LVTTL/LVCMOS to differential LVPECL translator. Because LVPECL (Positive ECL) levels are used only +3.3 V and ground are required. The small outline 8–lead package and the single gate of the EPT22 makes it ideal for those applications where space, performance, and low power are at a premium. Because the mature MOSAIC 5 process is used, low cost and high speed can be added to the list of features.

#### **Features**

- 420 ps Typical Propagation Delay
- Maximum Frequency > 1.1 GHz Typical
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.6 V with GND = 0 V
- PNP LVTTL Inputs for Minimal Loading
- Q Output Will Default HIGH with Inputs Open
- The 100 Series Contains Temperature Compensation.
- Pb-Free Packages are Available



# ON Semiconductor®

http://onsemi.com

# MARKING DIAGRAMS\*



SOIC-8 D SUFFIX CASE 751





TSSOP-8 DT SUFFIX CASE 948R





1

DFN8 MN SUFFIX CASE 506AA



A = Assembly Location

L = Wafer Lot
Y = Year
W = Work Week
M = Date Code
■ Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.

# **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.



**Table 1. PIN DESCRIPTION** 

| PIN                                   | FUNCTION                                                                                                                                                                       |  |  |  |  |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Q0, Q1, <del>Q0</del> , <del>Q1</del> | LVPECL Differential Outputs                                                                                                                                                    |  |  |  |  |
| D0, D1                                | LVTTL Inputs                                                                                                                                                                   |  |  |  |  |
| V <sub>CC</sub>                       | Positive Supply                                                                                                                                                                |  |  |  |  |
| GND                                   | Ground                                                                                                                                                                         |  |  |  |  |
| EP                                    | (DFN8 only) Thermal exposed pad must be connected to a sufficient thermal conduit. Electrically connect to the most negative supply (GND) or leave unconnected, floating open. |  |  |  |  |

Figure 1. 8-Lead Pinout (Top View) and Logic Diagram

Table 2. ATTRIBUTES

| Characte                             | Value                                                     |                               |             |  |  |  |
|--------------------------------------|-----------------------------------------------------------|-------------------------------|-------------|--|--|--|
| Internal Input Pulldown Resistor     | N/A                                                       |                               |             |  |  |  |
| Internal Input Pullup Resistor       |                                                           | N                             | /A          |  |  |  |
| ESD Protection                       | Human Body Model<br>Machine Model<br>Charged Device Model | el > 200 V                    |             |  |  |  |
| Moisture Sensitivity, Indefinite Tir | me Out of Drypack (Note 1)                                | Pb Pkg                        | Pb-Free Pkg |  |  |  |
|                                      | Level 1<br>Level 1<br>Level 1                             | Level 1<br>Level 3<br>Level 1 |             |  |  |  |
| Flammability Rating                  | UL 94 V-0 @ 0.125 in                                      |                               |             |  |  |  |
| Transistor Count                     | 164 D                                                     | evices                        |             |  |  |  |
| Meets or exceeds JEDEC Spec I        | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test    |                               |             |  |  |  |

<sup>1.</sup> For additional information, see Application Note AND8003/D.

**Table 3. MAXIMUM RATINGS** 

| Symbol            | Parameter                                | Condition 1         | Condition 2         | Rating      | Unit         |
|-------------------|------------------------------------------|---------------------|---------------------|-------------|--------------|
| V <sub>CC</sub>   | Power Supply                             | GND = 0 V           |                     | 6           | V            |
| VI                | Input Voltage                            | GND = 0 V           | $V_{I} \leq V_{CC}$ | 6 to 0      | V            |
| l <sub>out</sub>  | Output Current                           | Continuous<br>Surge |                     | 50<br>100   | mA<br>mA     |
| T <sub>A</sub>    | Operating Temperature Range              |                     |                     | -40 to +85  | °C           |
| T <sub>stg</sub>  | Storage Temperature Range                |                     |                     | -65 to +150 | °C           |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | SOIC-8<br>SOIC-8    | 190<br>130  | °C/W<br>°C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)    | Standard Board      | SOIC-8              | 41 to 44    | °C/W         |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | TSSOP-8<br>TSSOP-8  | 185<br>140  | °C/W<br>°C/W |
| θ <sub>JC</sub>   | Thermal Resistance (Junction-to-Case)    | Standard Board      | TSSOP-8             | 41 to 44    | °C/W         |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | DFN8<br>DFN8        | 129<br>84   | °C/W<br>°C/W |
| T <sub>sol</sub>  | Wave Solder Pb Pb-Free                   |                     |                     | 265<br>265  | °C           |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)    | (Note 2)            | DFN8                | 35 to 40    | °C/W         |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

Table 4. TTL INPUT DC CHARACTERISTICS  $V_{CC} = 3.3 \text{ V}$ , GND = 0 V,  $T_{A} = -40 ^{\circ}\text{C}$  to  $85 ^{\circ}\text{C}$ 

| Symbol           | Characteristic         | Condition                         | Min | Тур | Max  | Unit |
|------------------|------------------------|-----------------------------------|-----|-----|------|------|
| I <sub>IH</sub>  | Input HIGH Current     | V <sub>IN</sub> = 2.7 V           |     |     | 20   | μΑ   |
| I <sub>IHH</sub> | Input HIGH Current MAX | V <sub>IN</sub> = V <sub>CC</sub> |     |     | 100  | μΑ   |
| I <sub>IL</sub>  | Input LOW Current      | V <sub>IN</sub> = 0.5 V           |     |     | -0.6 | mA   |
| V <sub>IK</sub>  | Input Clamp Voltage    | I <sub>IN</sub> = -18 mA          |     |     | -1.0 | V    |
| V <sub>IH</sub>  | Input HIGH Voltage     |                                   | 2.0 |     |      | V    |
| V <sub>IL</sub>  | Input LOW Voltage      |                                   |     |     | 0.8  | V    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

Table 5. PECL OUTPUT DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V, GND = 0.0 V (Note 3)

|                 |                              | -40°C |      | 25°C |      | 85°C |      |      |      |      |      |
|-----------------|------------------------------|-------|------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic               | Min   | Тур  | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>CC</sub> | Power Supply Current         | 32    | 43   | 55   | 35   | 45   | 60   | 37   | 46   | 62   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 4) | 2155  | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV   |
| $V_{OL}$        | Output LOW Voltage (Note 4)  | 1355  | 1480 | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 3. Output parameters vary 1:1 with V<sub>CC</sub>.
- 4. All loading with 50  $\Omega$  to  $V_{CC}$  2.0 V.

<sup>2.</sup> JEDEC standard multilayer board - 2S2P (2 signal, 2 power)

Table 6. AC CHARACTERISTICS  $V_{CC} = 3.0 \text{ V}$  to 3.6 V, GND = 0.0 V (Note 5)

|                                        |                                                                                         | -40°C |           |            | 25°C |              | 85°C       |     |           |            |      |
|----------------------------------------|-----------------------------------------------------------------------------------------|-------|-----------|------------|------|--------------|------------|-----|-----------|------------|------|
| Symbol                                 | Characteristic                                                                          | Min   | Тур       | Max        | Min  | Тур          | Max        | Min | Тур       | Max        | Unit |
| f <sub>max</sub>                       | Maximum Frequency (Figure 2)                                                            | 0.8   | 1.1       |            | 0.8  | 1.1          |            | 0.8 | 1.1       |            | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential                                             | 250   | 400       | 650        | 250  | 420          | 675        | 300 | 500       | 700        | ps   |
| t <sub>skew</sub>                      | Within-Device Skew (Note 6)<br>Device-to-Device Skew (Note 7)                           |       | 50<br>200 | 100<br>400 |      | 50<br>200    | 100<br>425 |     | 50<br>200 | 100<br>400 | ps   |
| t <sub>JITTER</sub>                    | Random Clock Jitter (Figure 2)                                                          |       | 0.2       | < 1        |      | 0.2          | < 1        |     | 0.2       | < 1        | ps   |
| t <sub>JIT(⊕)</sub>                    | Additive Phase RMS Jitter<br>Integration Range 12 kHz to 20 MHz<br>25 MHz<br>156.25 MHz |       |           |            |      | 0.05<br>0.16 |            |     |           |            | ps   |
| t <sub>r</sub>                         | Output Rise/Fall Times Q, $\overline{Q}$ (20% – 80%)                                    | 50    | 110       | 200        | 60   | 120          | 220        | 70  | 140       | 250        | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 5. Measured using a 2.4 V source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub> 2.0 V.
- 6. Skew is measured between outputs under identical transitions and conditions on any one device.
- 7. Device–to–Device Skew for identical transitions at identical  $V_{\text{CC}}$  levels.



Figure 2. F<sub>max</sub>/Jitter

-20.00



Figure 3. Typical Phase Noise Plot at f<sub>carrier</sub> = 25 MHz



Figure 4. Typical Phase Noise Plot at  $f_{carrier} = 156.25 \text{ MHz}$ 

The above phase noise plots captured using Agilent E5052A show additive phase noise of the MC100EPT22 device at frequencies 25 MHz and 156.25 MHz respectively at an operating voltage of 3.3 V in room temperature. The RMS Phase Jitter contributed by the device (integrated

between 12 kHz and 20 MHz; as shown in the shaded region of the plot) at each of the frequencies is 158 fs and 48 fs respectively. The input source used for the phase noise measurements is Agilent E8663B.



Figure 5. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

#### **ORDERING INFORMATION**

| Device          | Package              | Shipping <sup>†</sup> |
|-----------------|----------------------|-----------------------|
| MC100EPT22D     | SOIC-8               | 98 Units / Rail       |
| MC100EPT22DG    | SOIC-8<br>(Pb-Free)  | 98 Units / Rail       |
| MC100EPT22DR2   | SOIC-8               | 2500 / Tape & Reel    |
| MC100EPT22DR2G  | SOIC-8<br>(Pb-Free)  | 2500 / Tape & Reel    |
| MC100EPT22DT    | TSSOP-8              | 100 Units / Rail      |
| MC100EPT22DTG   | TSSOP-8<br>(Pb-Free) | 100 Units / Rail      |
| MC100EPT22DTR2  | TSSOP-8              | 2500 / Tape & Reel    |
| MC100EPT22DTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| MC100EPT22MNR4G | DFN8<br>(Pb-Free)    | 1000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AN1672/D - The ECL Translator Guide

AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

#### PACKAGE DIMENSIONS

# SOIC-8 NB CASE 751-07 ISSUE AK



#### NOTES:

- DIMENSIONING AND TOLERANCING PER
  ANSI V14 5M 1982
- ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006)
   PER SIDE.
- PER SIDE.
  5. DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL
  IN EXCESS OF THE D DIMENSION AT
  MAXIMUM MATERIAL CONDITION.
- 751–01 THRU 751–06 ARE OBSOLETE. NEW STANDARD IS 751–07.

|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 4.80   | 5.00   | 0.189     | 0.197 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| C   | 1.35   | 1.75   | 0.053     | 0.069 |  |
| D   | 0.33   | 0.51   | 0.013     | 0.020 |  |
| G   | 1.27   | 7 BSC  | 0.050 BSC |       |  |
| Н   | 0.10   | 0.25   | 0.004     | 0.010 |  |
| 7   | 0.19   | 0.25   | 0.007     | 0.010 |  |
| K   | 0.40   | 1.27   | 0.016     | 0.050 |  |
| М   | 0 °    | 8 °    | 0 °       | 8 °   |  |
| N   | 0.25   | 0.50   | 0.010     | 0.020 |  |
| S   | 5.80   | 6.20   | 0.228     | 0.244 |  |

# **SOLDERING FOOTPRINT\***



SCALE 6:1  $\left(\frac{\text{mm}}{\text{inches}}\right)$ 

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **PACKAGE DIMENSIONS**

# TSSOP-8 **DT SUFFIX** CASE 948R-02 **ISSUE A**



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.

  4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- PER SIDE.
  5. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.

  6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INC   | HES   |  |  |  |  |
|-----|--------|--------|-------|-------|--|--|--|--|
| DIM | MIN    | MAX    | MIN   | MAX   |  |  |  |  |
| Α   | 2.90   | 3.10   | 0.114 | 0.122 |  |  |  |  |
| В   | 2.90   | 3.10   | 0.114 | 0.122 |  |  |  |  |
| С   | 0.80   | 1.10   | 0.031 | 0.043 |  |  |  |  |
| D   | 0.05   | 0.15   | 0.002 | 0.006 |  |  |  |  |
| F   | 0.40   | 0.70   | 0.016 | 0.028 |  |  |  |  |
| G   | 0.65   | BSC    | 0.026 | BSC   |  |  |  |  |
| K   | 0.25   | 0.40   | 0.010 | 0.016 |  |  |  |  |
| Ĺ   | 4.90   | BSC    | 0.193 | BSC   |  |  |  |  |
| M   | 0.0    | 6 °    | 0.0   | 60    |  |  |  |  |

#### PACKAGE DIMENSIONS



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC).

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit